## Process E2

## National Semiconductor



### Process E2 N-Channel Power MOSFET

#### DESCRIPTION

These dice are n-channel, enhancement mode, power MOSFETs designed especially for high power, high speed applications, such as power supplies, AC and DC motor control and high energy pulse circuits.

This process is available in the following device types: TO-204 (Case 42) TO-220 (Case 37)

| IRF240 | IRF640CF |
|--------|----------|
| IRF241 | IRF640   |
| IRF242 | IRF641   |
| IRF243 | IRF642   |
|        | IRF643   |
|        |          |

### Electrical Characteristics T<sub>C</sub> = 25°C (unless otherwise noted)

| Symbol              | Parameter                        | Test Conditions                                                                                                         | Min | Max   | Units   |
|---------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----|-------|---------|
| V <sub>DSS</sub>    | Drain to Source Voltage (Note 1) | $I_{D} = 250 \ \mu A; V_{GS} = 0V$                                                                                      | 200 |       | V       |
| IDSS                | Zero Gate Voltage Drain          | $V_{DS} = Rated Voltage V_{GS} = 0V$                                                                                    |     | 250   | μΑ      |
| IGSS                | Gate Leakage Current             | $V_{DS} = \pm 20V; V_{DS} = 0V$                                                                                         |     | ± 100 | nA      |
| V <sub>GS(TH)</sub> | Gate Threshold Voltage           | $I_{\rm D} = 250 \ \mu {\rm A}; V_{\rm DS} = V_{\rm GS}$                                                                | 2.0 | 4.0   | V       |
| R <sub>DS(ON)</sub> | Static On-Resistance (Note 2)    | $V_{GS} = 10V; I_{D} = 10A$                                                                                             |     | 0.18  | Ω       |
| 9FS                 | Forward Transconductance         | $V_{DS} = 10V; I_{D} = 10A$                                                                                             | 6.0 |       | Siemens |
| C <sub>iss</sub>    | Input Capacitance                | $V_{DS} = 25V; V_{GS} = 0V$<br>f = 1 MHz                                                                                |     | 1600  | pF      |
| Coss                | Output Capacitance               |                                                                                                                         |     | 750   | pF      |
| C <sub>rss</sub>    | Reverse Transfer                 |                                                                                                                         |     | 300   | pF      |
| t <sub>d(on)</sub>  | Turn-On Delay Time               | $V_{\text{DD}} = 75\text{V}; I_{\text{D}} = 10\text{A}$ $V_{\text{GS}} = 10\text{V}; \text{R}_{\text{GEN}} = 4.7\Omega$ |     | 60    | ns      |
| t <sub>r</sub>      | Rise Time                        | $R_{GS} = 4.7\Omega$                                                                                                    |     | 300   | ns      |
| t <sub>d(off)</sub> | Turn-Off Delay Time              |                                                                                                                         |     | 200   | ns      |
| t <sub>f</sub>      | Fall Time                        |                                                                                                                         |     | 150   | ns      |
| Qg                  | Total Gate Charge                | $V_{GS} = 10V; I_D = 22A$<br>$V_{DD} = 120V$                                                                            |     | 60    | nC      |

Note 1:  $T_J = +25^{\circ}C$  to  $+150^{\circ}C$ .

Note 2: Pulse Width limited by  $T_J$ .

# Process E2

### **Process E2**





TL/G/10041-18

80

Voltage vs Total Gate Charge

40

60

20

### **Process E2**

### Typical Performance Characteristics (Continued)



#### TL/G/10041-19 FIGURE 7. Forward Biased Safe Operating Area







Each die is probed and electrically tested to the limits specified in the Electrical Characteristics Table. However, high current parameters and thermal characteristics specified in the packaged device data sheets cannot be tested or guaranteed in die form because of the power dissipation limits of unmounted die and current handling limits of probe tips.  $10^{-1}$ 

TL/G/10041-20 FIGURE 8. Transient Thermal Resistance vs Time



These parameters are:

Thermal Resistance Forward Voltage Drop at Rated Current Reverse Recovery Characteristics at Rated Current Surge Current