### MOBILE CPU POWER SUPPLY CONTROLLER #### **FEATURES** - Power Stage Input Voltage Range of 3 V to 28 V - Single-Chip Dynamic Output Voltage Transition Solution - Hysteretic Controller Provides Fast Transient Response Time and Reduced Output Capacitance - Two Linear Regulator Controllers Regulating Clock and I/O Voltages - Internal 2-A (Typ) Gate Drivers With Bootstrap Diode For Increased Efficiency - 5-Bit Dynamic VID - Active Droop Compensation Enables Tight Dynamic Regulation for Reduced Output Capacitance - VGATE Terminal Provides Power-Good Signal for All Three Outputs - Enable External Terminal (ENABLE\_EXT) - 32-Pin TSSOP PowerPAD™ Enhances Thermal Performance - 1% Reference Voltage Accuracy #### **APPLICATIONS** - Intel Mobile CPUs With SpeedStep™ Technology - AMD Mobile CPUs With PowerNow!™ Technology - DSP Processors - Other One, Two, or Three Output Point-of-Load Applications #### DESCRIPTION The TPS5300 is a hysteretic synchronous-buck controller, with two on-chip linear regulator controllers, incorporating dynamic output voltage positioning technology. The TPS5300 provides a precise, programmable supply voltage to a mobile processor or other processor power applications. A ripple regulator provides the core voltage, while two linear regulator drivers regulate external NPN power transistors for the I/O and CLK voltages. A 5-bit voltage identification (VID) DAC allows programming for the ripple regulator voltage to values between 0.925 V to 1.275 V in 25-mV steps and 1.3 V to 2 V in 50-mV steps. Other voltage ranges and steps can be easily set. The fast transient response time and active voltage DROOP positioning reduce the number of output capacitors required to keep the output voltage within tight dynamic voltage regulation limits. The power saving mode (PSM) allows the user to select a single operating ramp or allows the controller to automatically switch to lower frequencies at low loads. The high-gain current sense differential amplifier allows the use of small-value sense resistors that minimize conduction losses. **Output Voltage Transient Load Response** Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Speed Step is a trademark of Intel Corp. PowerNow is a trademark of Advanced Micro Devices Inc. PowerPAD is a trademark of Texas Instruments. #### description (continued) The TPS5300 includes high-side and low-side gate drivers rated at 2 A typical, that enable efficient operation at higher frequencies and drive larger or multiple power MOSFETs (such as 50-A output current applications). An adaptive dead-time circuit minimizes dead-time losses while preventing cross-conduction of high-side and low-side switches. All three outputs power up together as they track the same user programmable slowstart voltage. The enable external (ENABLE\_EXT) terminal allows the TPS5300 to activate external switching controllers for additional system power requirements. The TPS5300 features V<sub>CC</sub> undervoltage lockout, output overvoltage protection, output undervoltage protection, and user-programmable overcurrent protection, and is packaged in a small 32-pin TSSOP PowerPAD package. ### pin assignments #### **TSSOP PACKAGE** (TOP VIEW) DRV\_CLK \_\_\_ 32 □ DRV\_IO VSENSE\_CLK \_\_\_ 31 VSENSE\_IO 2 30 DT\_SET \_\_\_ **VBIAS** ANAGND \_\_\_ 29 ENABLE\_EXT VSENSE\_CORE □□ 28 □□ RAMP $\square$ VID0 SLOWST I 6 127 26 VREFB □□ □ VID1 25 VHYST □□ 8 $\square$ VID2 THERMAL OCP \_\_\_ 9 PAD 24 □ VID3 23 DROOP □□ 10 □□ VID4 22 IOUT 11 VR\_ON 12 21 PSM/LATCH □□ BOOT 13 20 IS− □ oxdot TG 19 IS+ 14 oxdot PH □ V<sub>CC</sub> 15 18 VGATE \_\_\_ 16 17 DRVGND ∃ BG ## absolute maximum ratings over operating free-air temperature (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> | |-------------------------------------------------------------------------------------------------------------| | Input voltage, V <sub>I</sub> : VBIAS 7 V | | VR_ON 6 V | | VID0, VID1, VID2, VID3, VID4 | | PSM/LATCH | | IS-, IS+ 6 V | | RAMP 35 V | | VSENSE_CORE 6 V | | VSENSE_IO 6 V | | VSENSE_CLK 6 V | | All other input terminals | | BOOT to DRVGND voltage (high-side driver on) | | BOOT to PH voltage | | BOOT to TG voltage | | PH to DRVGND voltage –1 V to 35 V | | ANAGND to DRVGND voltage | | Output voltage, V <sub>O</sub> : VGATE 6 V | | ENABLE_EXT 6 V | | Continuous power dissipation, $P_D$ : Without PowerPad soldered, $T_A = 25^{\circ}C$ , $T_J = 125^{\circ}C$ | | With PowerPad soldered, $T_C = 25^{\circ}C$ , $T_J = 125^{\circ}C$ 6.25 W | | Operating junction temperature, T <sub>J</sub> | | Storage temperature, T <sub>stg</sub> –65°C to 150°C | | Lead temperature, T <sub>(lead)</sub> (soldering, 10 seconds) | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### **DISSIPATION RATING TABLE** | PWP | T <sub>A</sub> < 25°C | Derating Factor‡ | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C | |--------------------|-----------------------|------------------|-----------------------|-----------------------| | PowerPAD mounted | 3.58 W | 0.0358 W/°C | 1.96 W | 1.43 W | | PowerPAD unmounted | 1.78 W | 0.0178 W/°C | 0.98 W | 0.71 W | #### JUNCTION-CASE THERMAL RESISTANCE TABLE ‡ Test Board Conditions: - 1. Thickness: 0.062" - 2. 3" x 3" (for packages < 27 mm long) - 3. 4" x 4" (for packages > 27 mm long) - 4. 2 oz. Copper traces located on the top of the board (0,071 mm thick) - 5. Copper areas located on the top and bottom of the PCB for soldering - 6. Power and ground planes, 1 oz. Copper (0,036 mm thick) - 7. Thermal vias, 0,33 mm diameter, 1,5 mm pitch - 8. Thermal isolation of power plane For more information, refer to TI technical brief SLMA002. #### functional schematic ## recommended operating conditions, $0 < T_J < 125^{\circ}C$ (unless otherwise noted) | | MIN | NOM | MAX | UNIT | |---------------------------------------------------------|-----|------|-----|------| | Supply voltage, V <sub>batt</sub> | 3 | 12.5 | 28 | V | | Linear regulator supply voltage, V <sub>I(IO+CLK)</sub> | 3 | 3.3 | 6 | V | | Supply voltage range, V <sub>CC</sub> , VBIAS | 4.5 | 5 | 6 | V | # dc and ac electrical characteristics over recommended operating free-air temperature range, $0 < T_J < 125^{\circ}C$ , $V_{IN} = 3 V - 28 V$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|-------------------| | Reference/Voltage | Identification | • | | | | | | V <sub>IH</sub> (VID) | High-level input voltage, D0-D4 | Current source pullup to V <sub>CC</sub> | 2.25 | | | V | | V <sub>IL(VID)</sub> | Low-level input voltage, D0-D4 | | | | 1 | V | | Cumulative Refere | ence (see Note 1) | • | | | | | | ., | | $0.925 \text{ V} \le \text{V}_{\text{ref(core)}} \le 2 \text{ V},$<br>Hysteresis window = 30 mV (see Note 2) | -1.5% | | 1.5% | | | V(CUM_ACCRR) | Initial accuracy ripple regulator | $0.925 \text{ V} \le \text{V}_{\text{ref(core)}} \le 2 \text{ V}, \text{T}_{\text{J}} = 25^{\circ}\text{C}$<br>Hysteresis window = 30 mV | -1% | | 1% | | | Buffered Reference | e | • | • | | | | | VO(VREFB) | Output voltage, VREFB | I(VREFB) = 50 μA (see Note 2) | -2.5% | | 2.5% | | | Hysteretic Compa | rator (core) | | • | | | | | <sup>†</sup> PHL(HC) | Propagation delay time from (AC) VSENSE_CORE to TG or BG (excluding deadtime) | 20-mV overdrive, pulse 0.925 V $\leq$ V <sub>ref</sub> $\leq$ 2 V (see Note 2) | | 220 | 250 | ns | | tPHL(HC_ramp) | | Ramp circuit from 0 into 26 mV ramp (see Note 2) | | 220 | | ns | | Overcurrent Prote | ction (core) | | | | | | | \ <u></u> | Title resists COR | Normal operation | 235 | 300 | 365 | | | V(OCP) | Trip point, OCP | During dynamic VID change | | 400 | | mV | | Overvoltage Prote | ection (core, IO, CLK) | | | | | | | V <sub>(OVP)</sub> | Trip point, OVP | Upper threshold | 111 | 115 | 119 | %V <sub>ref</sub> | | Undervoltage Prot | tection (IO, CLK) | | | | | | | V <sub>(UVP)</sub> | Trip point, UVP | Lower threshold | | 75 | | %V <sub>ref</sub> | | Bias UVLO (Reset | s fault latch) | | | | | | | VIT(start_UVLO) | Start threshold | | | | 4.46 | V | | VIT(stop_UVLO) | Stop threshold | | 3.3 | | | V | | V <sub>hys</sub> | Hysteresis | | | 500 | | mV | | VBIAS quiescent current, I(ving1) | | VR_ON connected to GND and V <sub>I</sub> above UVLO start threshold | | 20 | | μΑ | | VR_ON UVLO (Res | sets fault latch) | | | | | | | VIT(start_VR_ON) | Start threshold | | | | 2.5 | V | | VIT(stop_VR_ON) | Stop threshold | | 1.3 | | | V | | V <sub>hys</sub> | Hysteresis | | | 475 | | mV | NOTES: 1. Cumulative reference accuracy is the combined accuracy of the reference voltage and the input offset voltage of the hysteretic comparator. Cumulative accuracy equals to the average of the low-level and high-level thresholds of the hysteretic comparator. <sup>2.</sup> Ensured by design, not production tested. # electrical characteristics over recommended operating free-air temperature range, $0 < T_J < 125^{\circ}C$ , $V_{IN} = 3 \text{ V} - 28 \text{ V}$ (unless otherwise noted) (continued) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | Slowstart | | | | | | | | I(chg) | Charge current $(I_{(chg)} = (I_{(REFB)}/5)$ | V(SS) = 0.5 V,<br>$I(VREFB) = 65 \mu\text{A VREFB} = 1.35 \text{ V},$<br>I(chg) = (I(VREFB)/5) | 10.4 | 13 | 15.6 | μΑ | | I <sub>(dischg)</sub> | Discharge current | V(SS) = 1.35 V,<br>Design for $V_{IN(min)} = 4.5 \text{ V}$ | | 3 | | mA | | VGATE (CORE, I | O, CLK) (PWRGD of three outputs with o | open drain output) | | | | | | V(VGATE) | Undervoltage trip point<br>(VSENSE_CORE, VSENSE_IO, and<br>VSENSE_CLK) | V <sub>IN</sub> and V <sub>(drv)</sub> above UVLO thresholds | 85 | 90 | 95 | %Vref | | VO(VGATE) | Output saturation voltage | I <sub>O</sub> = 2.5 mA | | 0.5 | 0.75 | V | | Enable EXT (SH | UTDOWN of IC with open-drain output. U | Jse pullup resistor to 5 V or 3.3 V) | | | | | | VO(EN_EXT) | Output saturation voltage | I <sub>O</sub> = 2.5 mA | | 0.5 | 0.75 | V | | DROOP Comper | nsation | | | | | | | | Maximum output CMR | | | 200 | | mV | | <sup>t</sup> PHL(HC) | Propagation delay | 15-mV to 150-mV swing, 0.925 V $\leq$ V <sub>ref</sub> $\leq$ 2 V, V <sub>CC</sub> = 5 V (see Note 2) | | 200 | 500 | ns | | Current Sensing | l | | | | | | | G <sub>(CS)</sub> | Gain | See Note 2 | | 25 | | V/V | | VO(SO) | Output systematic offset | $V_{(IS+)} - V_{(IS-)} = 1 \text{ mV},$<br>1 mV input (see Note 2) | | 26 | | mV | | VO(RO) | Output random offset | See Note 2 | | ±15 | | mV | | V <sub>OM</sub> | Maximum output voltage swing | | | 1.75 | | V | | <sup>t</sup> (VDSRESP) | Response time (measured from 50% of $(V(IS+) - V(IS-))$ to 50% of $V(IOUT)$ | $V_{(IS-)} = 0.925 \text{ V} - 2 \text{ V}, V_{(IS+)} \text{ is pulsed}$<br>from $V_{(IS-)}$ to $(V_{(IS-)} + 50 \text{ mV}),$<br>$V_{CC} = 5 \text{ V}$ (see Note 2) | | | 500 | ns | | PSM/LATCH Pov | wer Saving Mode (PSM Comparator) | | | | | | | V(startINH) | PSM comparator start threshold | | | 2.1 | 2.3 | V | | V(stopINH) | PSM comparator stop threshold | | 1.8 | | | V | | V <sub>hys</sub> (INH) | Hysteresis | | | 100 | | mV | | V(PSMth1) | | | 90 | 120 | 150 | | | V(PSMth2) | OCD voltage trip points for DCM | | | | | m)/ | | V(PSMth3) | OCP voltage trip points for PSM | OCP↑ | 30 | 60 | 90 | mV | | V(PSMth4) | | ] | | | | | | V <sub>hys</sub> (PSM) | Hysteresis | | | 10 | | mV | | R <sub>(tPSM1)</sub> | | PH to CT, PSM = GND,<br>V(OCP) = 150 mV (see Note 3) | 8 | 10 | 12 | kΩ | | R <sub>(tPSM2)</sub> | PSM ramp timing resistance | PH to CT, PSM = GND,<br>V(OCP) = 85 mV (see Note 3) | 16 | 20 | 24 | N24 | | R <sub>(tPSM3)</sub> | | PH to CT, PSM = GND,<br>V <sub>(OCP)</sub> = 15 mV (see Note 3) | 1 | | | МΩ | NOTES: 2. Ensured by design, not production tested. <sup>3.</sup> The VBIAS voltage is required to be a quiet bias supply for the TPS5300 control logic. External noisy loads should use VCC instead of the VBIAS voltage. # electrical characteristics over recommended operating free-air temperature range, $0 < T_J < 125^{\circ}C$ , $V_{IN} = 3 \text{ V} - 28 \text{ V}$ (see test circuits) (unless otherwise noted) (continued) | PAI | RAMETER | TEST CONDITIONS | TEST CONDITIONS MIN TYP M | | MAX | UNIT | |--------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------|-----|--------------|------| | PSM/LATCH Fault | Latch Disable | | | | | | | V(No_Latch/PSM) | Disable latch threshold PSM enabled | I V/BIAS ± 0.7 | | | V | | | V(No_Latch) | Disable latch threshold PSM disabled | | | | ANAGND – 0.7 | V | | V(Latch_enabled) | Enable latch threshold | | ANAGND | | VBIAS | V | | Thermal Shutdown | n | | | | | | | T <sub>(OTP)</sub> | Over temperature trip point | See Note 2 | | 155 | | °C | | T <sub>(hyst)</sub> | Hysteresis | See Note 2 | | 25 | | °C | | | nge (No current limit) | | | | | | | I <sub>Δt</sub> SRC/SNK | Voltage change timing current | V <sub>CC</sub> = 5 V, V <sub>(ref1)</sub> = 1.35 V,<br>DT_SET = 0.925 V <sub>SRC</sub> /V <sub>SNK</sub> | | 14 | | μΑ | | Output Drivers (se | e Note 4) | | • | | | • | | IO(src_TG) | | Duty cycle < 2%, tpw < 100 $\mu$ s,<br>V(BOOT) - V(PH) = 4.5 V,<br>V(TG) - V(PH) = 0.5 V (src) | 1.2 | 2 | | А | | IO(sink_TG) | Peak output current (see Notes 2 and 4) | Duty cycle < 2%, tpw < 100 $\mu$ s,<br>V(BOOT) - V(PH) = 4.5 V,<br>V(TG) - V(PH) = 4 V (sink) | 1.2 | 3.3 | | А | | I <sub>O(src_BG)</sub> | | Duty cycle < 2%, tpw < 100 $\mu$ s, $V_{CC} = 4.5 \text{ V}$ , $V_{(BG)} = 0.5 \text{ V}$ (src) | 1.4 | 2 | | А | | I <sub>O(sink_BG)</sub> | | Duty cycle < 2%, tpw < 100 μs,<br>V <sub>CC</sub> = 4.5 V, V <sub>(BG)</sub> = 4 V (src) | 1.3 | 3.3 | | А | | ro(src_TG) | | V(BOOT) - V(PH) = 4.5 V, V(TG) = 4 V | | 2.5 | | Ω | | ro(sink_TG) | Output resistance (see | V(BOOT) - V(PH) = 4.5 V, V(TG) = 0.5 V | | 1.5 | | Ω | | ro(src_BG) | Note 4) | V <sub>CC</sub> = 4.5 V, V <sub>(BG)</sub> = 4 V | | 2.5 | | Ω | | r <sub>o(sink_BG)</sub> | 1 | V <sub>CC</sub> = 4.5 V, V <sub>(BG)</sub> = 0.5 V | | 1.5 | | Ω | | <sup>t</sup> f(TG) | TG fall time (AC) (see Note 5) $C_{l} = 3.3 \text{ nF, V}_{(BOOT)} = 4.5 \text{ V,}$ | | | 40 | | | | <sup>t</sup> r(TG) | TG rise time (AC) (see<br>Note 5) | V <sub>(PH)</sub> = GND | | 10 | | ns | | <sup>t</sup> f(BG) | BG fall time (AC) (see<br>Note 5) | 0 00 5 1/2 15 17 | | | | | | <sup>t</sup> r(BG) | BG rise time (AC) (see<br>Note 5) | C <sub>I</sub> = 3.3 nF, V <sub>CC</sub> = 4.5 V | | 10 | | ns | | High-Side Driver G | Quiescent Current | | - | | | - | | <sup>I</sup> Q(highdrq1) | Highdrive (TG) quiescent current | VR_ON grounded, or V <sub>CC</sub> below UVLO threshold; V <sub>(BOOT)</sub> = 5 V, PH grounded (see Note 2) | | | 2 | μА | NOTES: 2. Ensured by design, not production tested. <sup>4.</sup> The pulldown (sink) circuit of the high-side driver is a MOSFET transistor referenced to DRVGND. The driver circuits are bipolar and MOSFET transistors in parallel. The peak output current rating is the combined current rating from the bipolar and MOSFET transistors. The output resistance is the r<sub>dS(on)</sub> of the MOSFET transistor when the voltage on the driver output is less than the saturation voltage of the bipolar transistor. <sup>5.</sup> Rise and fall times are measured from 10% to 90% of pulsed values. ## electrical characteristics over recommended operating free-air temperature range, $0 < T_J < 125^{\circ}C$ , $V_{IN} = 3 \text{ V} - 28 \text{ V}$ (see test circuits) (unless otherwise noted) (continued) | F | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-------|------| | Adaptive Deadtime Ci | rcuit | | • | | • | | | VIH(TG) | TG – PH High-level input voltage | V <sub>(IS-)</sub> = 0.925 V - 2 V (see Note 2) | 2.4 | | Ī | V | | VIL(TG) | TG – PH Low-level input voltage | V <sub>(IS-)</sub> = 0.925 V - 2 V (see Note 2) | | | 1.33 | V | | VIH(BG) | BG High-level input voltage | V <sub>(IS-)</sub> = 0.925 V - 2 V (see Note 2) | 3 | | | V | | VIL(BG) | BG Low-level input voltage | V <sub>(IS-)</sub> = 0.925 V - 2 V (see Note 2) | | | 1.7 | V | | <sup>t</sup> (NUL) | Driver nonoverlap time (AC) | CBG = 9 nF, 10% threshold on BG,<br>V <sub>CC</sub> = 5 V (see Note 2) | | | 50 | ns | | Linear Regulator OUT | PUT DRIVERs (IO, CLK) (see Note 4 | 1) | - | | | | | I <sub>O(src_LDODR_IO)</sub> | Peak output current linear regula- | V <sub>CC</sub> = 5 V,<br>VSENSE_IO = 0.9 × V(REF_IO)<br>(see Note 2) | 134 | | | mA | | I <sub>O(sink_</sub> LDODR_IO) | tor driver IO | V <sub>CC</sub> = 5 V,<br>VSENSE_IO = 1.1 × V(REF_IO)<br>(see Note 2) | 14 | | | μА | | V(CUM_ACC_IO) | Initial accuracy IO condition: closed loop; linear regulator | V <sub>CC</sub> = 5 V, V <sub>ref</sub> = 1.5 V, I <sub>O</sub> = 134 mA | -1.7% | | 1.7% | | | V(CC_Line_Reg_IO) | VIN line regulation IO | 5.5 V ≥ V <sub>CC</sub> ≥ 4.5 V,<br>3 V ≤ V <sub>IN</sub> (IO) ≤ 6 V, (see Note 2) | | 5 | | mV | | IO(src_LDODR_CLK) | Peak output current regulator, driv- | V <sub>CC</sub> = 5 V,<br>VSENSE_IO = 0.9 × V <sub>O</sub> (REF_IO)<br>(see Note 2) | 10 | | | mA | | O(sink_LDODR_CLK) | er CLK | V <sub>CC</sub> = 5 V,<br>VSENSE_IO = 1.1 × V <sub>O</sub> (REF_IO)<br>(see Note 2) | 14 | | | μА | | V(CUM_ACCCLK) | Initial accuracy CLK condition: closed loop | V <sub>CC</sub> = 5 V, V <sub>ref</sub> = 2.5 V, I <sub>O</sub> = 10 mA | -1.55% | | 1.55% | | | VCC(LineReg_CLK) | Line regulation CLK | $5.5 \text{ V} \ge \text{V}_{CC} \ge 4.5 \text{ V},$<br>$3 \text{ V} \le \text{V}_{IN} \text{ (CLK)} \le 6 \text{ V}, \text{ (see Note 2)}$ | | 5 | | mV | NOTES: 2. Ensured by design, not production tested. <sup>4.</sup> The pulldown (sink) circuit of the high-side driver is a MOSFET transistor referenced to DRVGND. The driver circuits are bipolar and MOSFET transistors in parallel. The peak output current rating is the combined current rating from the bipolar and MOSFET transistors. The output resistance is the r<sub>ds(on)</sub> of the MOSFET transistor when the voltage on the driver output is less than the saturation voltage of the bipolar transistor. ## **Terminal Functions** | TERMINA | .L | | | |------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | ANAGND | 4 | | Analog ground | | BG | 17 | 0 | Bottom gate drive. BG is an output drive to the low-side synchronous rectifier FET. | | воот | 21 | I | Bootstrap. Connect a 1- $\mu$ F low-ESR ceramic capacitor to PH to generate a floating drive for the high-side FET driver. | | DROOP | 10 | I | Active voltage droop position voltage. DROOP is a voltage input used to set the amount of output-voltage, set-point droop as a function of load current. The amount of droop compensation is set with a resistor divider between IOUT and ANAGND. A voltage divider from V <sub>O</sub> to VSENSE_CORE sets the no-load offset. | | DRV_CLK | 1 | 0 | CLK voltage regulator. DRV_CLK drives an external NPN bipolar power transistor for regulating CLK voltage to VREF_CLK. | | DRVGND | 16 | | Drive ground. Ground for FET drivers. Connect to FET PWRGND | | DRV_IO | 32 | 0 | Drives an external NPN bipolar power transistor for regulating IO voltage to VREF_IO. | | DT_SET | 3 | I | DT_SET sets the transition time for speed step output voltage positioning. Attach a capacitor from DT_SET to ground to program time. | | ENABLE_EXT | 29 | 0 | Open drain output. ENABLE_EXT enables the external converters when the internal enable signal is high (good), and disables when there is a fault with any regulator (OVP, UVP, OCPrr), VR_ON UVLO is low, or the VBIAS UVLO is low. Can be connected to the enable terminal of an external linear regulator or switching controller. A pullup resistor is required to set the desired voltage rail. | | IS- | 13 | I | Current sense negative Kelvin connection. Connect to the node between the current sense resistor and the output capacitors. Keep the PCB trace short and route trace next to the IS+ trace to help reduce loop inductance noise pickup and cancel common mode noise through mutual coupling. | | IS+ | 14 | I | Current sense positive Kelvin connection. Connect to the node between the output inductor and the current sense resistor. Keep the PCB trace short and route trace next to the IS-trace to help reduce loop inductance noise and cancel common mode noise through mutual coupling. | | IOUT | 11 | 0 | Current sense differential amplifier output. The voltage on IOUT equals $25 \times (V_{I(+)} - V_{I(-)}) = 25 \times (R_{(sense)} \times I_{L})$ . | | OCP | 9 | I | Overcurrent protection. Current limit trip point is set with a resistor divider between IOUT and ANAGND. The typical OCP trip point should be set at $1.30 \times I_{(max)}$ . The OCP voltage also sets the PSM automatic trip points. | | PH | 19 | I/O | Phase voltage node. PH is used for bootstrap low reference. PH connects to the junction of the high-side and low-side FET's. | | PSM/LATCH | 12 | I | PSM. Power saving mode boosts efficiency at low-load current by automatically decreasing the switching frequency toward the natural converter operating frequency. A logic low (<1.8) disables PSM, maintaining the higher switching frequency range set by ramp components. See Figure 1. LATCH. Allows disabling fault latch. Recommend enabling fault latch protection | | RAMP | 28 | I/O | Sets a ramp on the feedback signal to increase the switching frequency. Add a resistor from PH to RAMP and connect RAMP to VSENSE_CORE for a dc-coupled ramp. Add a capacitor from RAMP to VSENSE_CORE to set an ac-coupled ramp. | | SLOWST | 6 | I | Slowstart (softstart). A capacitor from SLOWST to GND sets the slowstart time for the ripple regulator and the two linear regulators. The three converters will ramp up together while tracking the output voltage. A current equal to I <sub>(VREFB)</sub> /5 charges the capacitor. | | TG | 20 | 0 | Top gate drive. TG is an output drive to the high-side power switching FET's. It is also used in the anticross-conduction circuit to eliminate shoot-through current. | | VBIAS | 30 | I | Analog VBIAS. It is recommended that at least a 1- $\mu$ F capacitor be connected to ANAGND. Supply from VCC through RC filter | | Vcc | 18 | | Supply voltage. $V_{CC}$ is the supply voltage for the FET drivers. Add an external resistor/capacitor filter from VCC to VBIAS. It is recommended that a 1- $\mu$ F capacitor be connected to the DRVGND terminal. | | VGATE | 15 | 0 | Logical and output of the combined core, IO, and CLK powergood. VGATE outputs a logic high when all (core, IO, CLK) output voltages are within 7% of the reference voltage. An open drain output allows setting to desired voltage level through a pullup resistor. | #### **Terminal Functions (Continued)** | TERMINAL | | | | |-------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | VHYST | 8 | I | Ripple regulator hysteresis set terminal. The hysteresis is set with a resistor divider from VREFB to ANGND. The hysteresis voltage window will be $\pm$ the voltage between VREFB and VHYST. | | VID0 | 27 | I | | | VID1 | 26 | - 1 | Voltage identification inputs 0, 1, 2, 3, and 4. These terminals are digital inputs that set the output voltage of | | VID2 | 25 | I | the converter. The code pattern for setting the output voltage is located in the terminal functions table. These | | VID3 | 24 | I | terminals are internally pulled up to VBIAS. | | VID4 | 23 | I | | | VREFB | 7 | 0 | Buffered ripple regulator reference voltage from VID network | | VR_ON | 22 | I | Enables the drive signals to the MOSFET drivers. The comparator input can be used to monitor voltage, such as the linear regulators' input supply using a resistor divider. | | VSENSE_CLK | 2 | I | CLK feedback voltage sense. Connect to CLK linear regulator output voltage to regulate. | | VSENSE_CORE | 5 | I | Feedback voltage sense input for the core. Connect to ripple regulator output voltage to sense and regulate output voltage. It is recommended that an RC low-pass filter be connected at this pin to filter high-frequency noise. | | VSENSE_IO | 31 | 1 | I/O feedback voltage sense. Connect to I/O linear regulator output voltage to regulate. | #### detailed description #### reference/voltage identification The reference /voltage programming (VP) section consists of a temperature-compensated, bandgap reference and a 5-bit voltage selection network. The five VID pins are inputs to the VID selection network and are TTL compatible inputs that are internally pulled up to $V_{CC}$ with pullup resistors. The internal reference voltage can be programmed from 0.925 V to 2 V with the VID pins. The VID codes are listed in Table 1. The output voltage of the VP network, $V_{ref}$ , is within $\pm 1.5\%$ of the nominal setting. The $\pm 1.5\%$ tolerance is over the full VP range of 0.925 V to 2 V, and includes a junction temperature range of 0°C to 125°C, and a $V_{CC}$ range of 4.5 V to 5.5 V. The output of the reference/VP network is indirectly brought out through a buffer to the VREFB pin. The voltage on this pin will be within $\pm 5$ mV of $V_{ref}$ . It is not recommended to drive loads with VREFB, other than setting the hysteresis of the hysteretic comparator, because the current drawn from VREFB sets the charging current for the slowstart capacitor. Refer to the slowstart section for additional information. **Table 1. Voltage Programming Code** | ( | V | V <sub>ref</sub> | | | | |------|------|------------------|------|------|------------| | VID4 | VID3 | VID2 | VID1 | VID0 | (Vdc) | | 1 | 1 | 1 | 1 | 1 | No CPU – O | | 1 | 1 | 1 | 1 | 0 | 0.925 | | 1 | 1 | 1 | 0 | 1 | 0.950 | | 1 | 1 | 1 | 0 | 0 | 0.975 | | 1 | 1 | 0 | 1 | 1 | 1.000 | | 1 | 1 | 0 | 1 | 0 | 1.025 | | 1 | 1 | 0 | 0 | 1 | 1.050 | | 1 | 1 | 0 | 0 | 0 | 1.075 | | 1 | 0 | 1 | 1 | 1 | 1.100 | | 1 | 0 | 1 | 1 | 0 | 1.125 | | 1 | 0 | 1 | 0 | 1 | 1.150 | | 1 | 0 | 1 | 0 | 0 | 1.175 | | 1 | 0 | 0 | 1 | 1 | 1.200 | | 1 | 0 | 0 | 1 | 0 | 1.225 | | 1 | 0 | 0 | 0 | 1 | 1.250 | | 1 | 0 | 0 | 0 | 0 | 1.275 | | 0 | 1 | 1 | 1 | 1 | No CPU – C | | 0 | 1 | 1 | 1 | 0 | 1.300 | | 0 | 1 | 1 | 0 | 1 | 1.350 | | 0 | 1 | 1 | 0 | 0 | 1.400 | | 0 | 1 | 0 | 1 | 1 | 1.450 | | 0 | 1 | 0 | 1 | 0 | 1.500 | | 0 | 1 | 0 | 0 | 1 | 1.550 | | 0 | 1 | 0 | 0 | 0 | 1.600 | | 0 | 0 | 1 | 1 | 1 | 1.650 | | 0 | 0 | 1 | 1 | 0 | 1.700 | | 0 | 0 | 1 | 0 | 1 | 1.750 | | 0 | 0 | 1 | 0 | 0 | 1.800 | | 0 | 0 | 0 | 1 | 1 | 1.850 | | 0 | 0 | 0 | 1 | 0 | 1.900 | | 0 | 0 | 0 | 0 | 1 | 1.950 | | 0 | 0 | 0 | 0 | 0 | 2.000 | NOTE: If the VID bits are set to 11111 or 01111, then the high-side and low-side driver outputs will be set low. #### dynamic VID change Dynamic VID change controls the rate of change of the programmed VID to allow transitioning within 100 $\mu$ s, while controlling the dv/dt to avoid large input surge currents. VID could change with any input voltage, output voltage, or output current. A new change is ignored until the current transition is finished. Program the transition by adding a capacitor from DT\_SET to ANAGND. $$C_{DT\_SET} \; = \; \frac{I_{\Delta t} \times \Delta t}{\Delta V_{REF}} \; = \; \frac{14 \; \mu A \times \Delta t}{V_{REF2} - V_{REF1}}$$ #### hysteretic comparator The hysteretic comparator regulates the output voltage of the synchronous-buck converter. The hysteresis is set by two external resistors and is centered around VREFB. The two external resistors form a resistor divider from VREFB to ANAGND, and the divided down voltage connects to the VHYST terminal. The hysteresis of the comparator will be equal to twice the voltage that is across the VREFB and VHYST pins. The maximum hysteresis setting is 60 mV. #### ramp generator The ramp generator circuit is partially composed of the PSM circuit. An external resistor from PH to VSENSE\_CORE superimposes a ramp (proportional to $V_I$ and $V_O$ ) onto the feedback voltage. This allows increasing the operating frequency, and reduces frequency dependance on the output filter values. A capacitor can be used to provide ac-coupling. Also, connecting a resistor from $V_I$ to VSENSE\_CORE allows feed forward to counteract any dc offsets due to the ramp generator or propagation delays limiting duty cycle. #### power saving mode/latch The power saving mode circuit reduces the operating frequency of the ripple regulator during light load. This helps boost the efficiency during light loads by reducing the switching losses. Care should be taken to not allow rms current losses to exceed the switching losses. A 2-bit binary weighted resistor ramp circuit allows setting four operating frequencies. The PSM/LATCH terminal allows disabling of the fault latch (see Table 2). This allows the user to troubleshoot or implement an external protection circuit. | | | • | |---|--------------------|-------------------------------------| | | Pin Voltage | Function | | 1 | < (ANAGND – 0.3 V) | Disable PSM and disable fault latch | | 2 | ANAGND to 1.8 V | Disable PSM and enable fault latch | | 3 | 2.3 V to VBIAS | Enable PSM and enable fault latch | | 4 | > (VBIAS + 0.3 V) | Enable PSM and disable fault latch | **Table 2. PSM Program Modes** #### active voltage DROOP positioning The droop compensation network reduces the load transient overshoot/undershoot on $V_O$ , relative to $V_{ref}$ . $V_{O(max)}$ is programmed to a voltage greater than $V_{ref}$ in the *Application Information* drawing by an external resistor divider from $V_O$ to the VSENSE\_CORE pin to reduce the undershoot on $V_{OUT}$ during a low to high load transient. The overshoot during a high-to-low load transient is reduced by subtracting the voltage that is on the DROOP pin from $V_{ref}$ . The voltage on the IOUT pin is divided down with an external resistor divider, and connected to the DROOP pin. Thus, under loaded conditions, $V_O$ is regulated to $V_{O(max)} - V_{(DROOP)}$ . The continuous sensing of the inductor current allows a fast regulating voltage adjustment allowing higher transient repetition rates. #### low-side driver The low-side driver is designed to drive low $r_{ds(on)}$ , N-channel MOSFETs. The current of the driver is typically 2-A source and 3.3-A sink. The supply to the low-side driver is internally connected to $V_{CC}$ . #### high-side driver The high-side driver is designed to drive low $r_{ds(on)}$ N-channel MOSFETs. The current of the driver is typically 2-A source and 3.3-A sink. The high-side driver is configured as a floating bootstrap driver. The internal bootstrap diode, connected between the DRV and BOOT pins, is a Schottky diode for improved drive efficiency. The maximum voltage that can be applied between the BOOT pin and ground is 35 V. #### deadtime control The deadtime control prevents shoot-through current from flowing through the main power FET's during the switching transitions by actively controlling the turnon times of the MOSFET drivers. The high-side driver is not allowed to turn on until the gate drive voltage to the low-side FET is below 1.7 V. The low-side driver is not allowed to turn on until the gate drive voltage from the high-side FET to PH is below 1.3 V. #### current sensing Current sensing is achieved by sensing the voltage across a current-sense resistor placed in series between the output inductor and the output capacitors. The sensing network consists of a high bandwidth differential amplifier with a gain of 25x to allow using sense resistors with values as low as 1 m $\Omega$ . Sensing occurs at all times to allow having *real-time* information for quick response during an active voltage droop positioning transition. The voltage on the IOUT pin equals 25 times the sensed voltage. #### VR ON The VR\_ON terminal is a TTL compatible digital pin that is used to enable the controller. When VR\_ON is low, the output drivers are low, the linear regulator drivers are off, and the slowstart capacitor is discharged. When VR\_ON goes high, the short across the slowstart capacitor is released and normal converter operation begins. When the system logic supply is connected to the VR\_ON pin, the VR\_ON pin can control power sequencing by locking out controller operation until the system logic supply exceeds the input threshold voltage of the VR\_ON circuit. Thus, $V_{CC}$ and the system logic supply (either 5 V or 3.3 V) must be above UVLO thresholds before the controller is allowed to start up. Likewise, a microprocessor or other external logic can also control the sequencing through VR\_ON. #### V<sub>BIAS</sub> undervoltage lockout The VBIAS undervoltage-lockout circuit disables the controller, while VBIAS is below the 4.46-V start threshold during power up. The controller is disabled when VBIAS goes below 3.3 V. While the controller is disabled, the output drivers will be low and the slowstart capacitor will be shorted. When VBIAS exceeds the start threshold, the short across the slowstart capacitor is released and normal converter operation begins. #### IO linear regulator driver The IO linear regulator driver circuit drives a high power NPN external power transistor, allowing external power dissipation. The IO voltage is ramped up with the slowstart with the other two converters. Under voltage protection protects against hard shorts or extreme loading. The VSENSE\_IO voltage is monitored by the VGATE (powergood) circuit. A fault or shutdown on any converter will shut down the linear regulator. #### **CLK linear regulator driver** The CLK linear regulator driver circuit drives a lower power NPN external power transistor, allowing external power dissipation. The CLK voltage is ramped up with the slowstart with the other two converters. Under voltage protection protects against hard shorts or extreme loading. The VSENSE\_CLK voltage is monitored by the VGATE (powergood) circuit. A fault or shutdown on any converter will shut down the linear regulator. #### slowstart The slowstart circuit controls the rate at which $V_{OUT}$ powers up. A capacitor is connected between the SLOWST and ANAGND pins and is charged by an internal current source. The value of the current source is proportional to the reference voltage, so that the charging rate of $C_{(SLOWST)}$ is proportional to the reference voltage. By making the charging current proportional to $V_{ref}$ , the power up time for $V_{O}$ will be independent of $V_{ref}$ . Thus, $C_{(SLOWST)}$ can remain the same value for all VP settings. The slowstart charging current is determined by the following equation: $$I_{SLOWSTART} = \frac{I(VREFB)}{5}$$ (amps) where, $I_{(VREFB)}$ is the current flowing out of the VREFB terminal. It is recommended that no additional loads be connected to VREFB, other than the resistor divider for setting the hysteresis voltage. Thus, these resistor values will determine the slowstart charging current. The maximum current that can be sourced by the VREFB circuit is 500 $\mu$ A. The equation for setting the slowstart time is: $$t_{SLOWSTART} = 5 \times C_{(SLOWSTART)} \times R_{(VREFB)}$$ (seconds) where, R<sub>(VRFFB)</sub> is the total external resistance from VREFB to ANAGND. #### **VGATE** The VGATE circuit monitors for an undervoltage condition on $V_{O(VSENSE\_CORE)}$ , $V_{O(VSENSE\_IO)}$ , and $V_{O(VSENSE\_CLK)}$ . If any $V_{O}$ is 7% below its reference voltage, or if any UVLO ( $V_{CC}$ , $VR_{O}N$ ) threshold is not reached, then the VGATE pin is pulled low. The VGATE terminal is an open drain output. #### overvoltage protection The overvoltage protection circuit monitors $V_{O(VSENSE\_CORE)}$ , $V_{O(VSENSE\_IO)}$ , and $V_{O(VSENSE\_CLK)}$ for an overvoltage condition. If any $V_{O}$ is 15% above its reference voltage, then a fault latch is set, then both the ripple regulator output drivers and the linear regulator drivers are turned off. The latch will remain set until VBIAS goes below the undervoltage lockout value or until VR ON is pulled low. #### overcurrent protection The overcurrent protection circuit monitors the current through the current sense resistor. The overcurrent threshold is adjustable with an external resistor divider between IOUT and ANAGND terminals, with the divider voltage connected to the OCP terminal. If the voltage on the OCP terminal exceeds 200 mV, then a fault latch is set and the output drivers (ripple regulator and linear regulators) are turned off. The latch remains set until VBIAS goes below the undervoltage lockout value or until VR ON is pulled low. #### thermal shutdown Thermal shutdown disables the controller if the junction temperature exceeds the 165°C thermal shutdown trip point. The hysteresis is 10°C. Figure 1 is a standard application schematic. The circuit can be divided into the power-stage section and the control-circuit section. The power stage that includes the power FETs (Q1–Q3), input capacitor (C2), output filter (L1 and C3), and the current sense resistor (R1) must be tailored to the input/output requirements of the application. The design documentation and test results for different mobile CPU power supplies covering core current from 13 A and up to 40 A is available from the factory upon request or can be found in applications notes. The control circuit is basically the same for all applications with minor tweaking of specific values. The main waveforms are shown in Figure 2 through Figure 5. These waveforms include the following: - The output ripple and Vds voltage of the low-side FET in the whole input voltage range (see Figure 2). - The dynamic output voltage change between the performance and battery modes of operation (see Figure 3). - The transient response characteristics on the load current step up and down transitions (see Figure 4). - The typical start-up waveforms for core, clock and I/O voltages (see Figure 5). The waveforms confirm the excellent dynamic characteristics of the hysteretic controller. The modification, that includes an additional ramp signal superimposed to the input VSENSE\_CORE internally and externally by circuits R17, R22, C13, and C10 makes the switching frequency independent of the output filter characteristics. It also decreases the comparator delay times by increasing efficiency overdrive. This approach is shown in Figure 6. #### R21 (see Note 2) 6 x 100uF, 2V, Panasonic SP ⋛ફ R13 150 R20 200K Ground planes are tied at ± C17 7 წ #( power pad C12 Vout\_IO 1.5V, 160mA (3.5A peak) ဝ VREFB C13 HYST ᅽ <u>÷</u> 8 PSM /LATCH 50 OCP SLOWSTART VSENSE\_CORE ANAGND DT\_SET VSENSE\_CLK DROOP DRV\_CLK DRVGND GND R22 RAMP VID3 ΜĐ VID0 28 7 C16 ≥ 85. ¥ £. R17 51.1K C7 R5 R18 10.0K R19 W RF7811A 운 22 V\_GATE VR\_ON 2 ANAGND +V batt 3V to 24V GND APPLICATION INFORMATION - NOTES: A. Contact factory or see application notes for documentation and test results of different mobile core regulator applications at the output current up to 40 A. - B. R21 allows VID code voltage adjustment. Figure 1. Standard Application Circuit Figure 2. Output Voltage Ripple and Low-Side FET Drain-Source Voltage NOTE: Channel 1 = input voltage ripple, Channel 2 = output voltage, Channel 3 = VGATE signal, Channel 4 = input current. Figure 3. Dynamic VID-Code Change Waveforms From 1.35 V to 1.6 V and Back NOTE: The load current (M3) has 10-A step with a slew rate of 30 A/µs. Channel 3 = drain source of low-side FET, and channel 4 = input current. Figure 4. Output Voltage Transient Response (Channel 2) NOTE: From bottom to top: VOUT IO, VOUT core, VOUT CLK, and the voltage of the slow-start capacitor. Figure 5. Start-Up Waveforms at 12 V Input Voltage and 10-A Load Current on the Switching Regulator Figure 6. Hysteretic Comparator Input Waveforms #### switching cycle and frequency calculation The switching cycle calculation is shown below. $$T_{S} = \frac{V_{I} \times Cadd \times Hyst \times Radd}{V_{O} \times (V_{I} - V_{O})} + Tdel1 \times \frac{V_{I}}{V_{O}} + Tdel2 \times \frac{V_{I}}{V_{I} - V_{O}}$$ where, $V_I$ = input voltage, $V_O$ = output voltage, Cadd = C10 and Radd = R22 + R17 in Figure 1, Hyst is the hysteresis window, Tdel1 and Tdel2 are the comparator and drive circuit delays when the high-side and low-side FETs turn on correspondingly. The switching frequency variation for the different input and output voltages is shown in Figure 7. In this case the parameters of equation above are the following: Radd = 49.9 k $\Omega$ , Cadd = 1060 pF, Tdel1 = 240 ns, Tdel2 = 250 ns, Hyst = 0.5% of $V_O$ . The lower-switching frequency at higher input voltages helps to keep low switching losses during the input voltage range. Figure 7. Theoretical (Solid) and Measured (Points) Switching Frequency #### output voltage The output voltage with a dc decoupling capacitor (C13) is defined below: $$V_{O} = V_{ref} \times \left(1 + \frac{R1}{R2}\right)$$ where, R1 = R13 and R2 = R16 (see Figure 1) #### additional literature An Analytical Comparison of Alternative Control Techniques for Powering Next-Generation Microprocessors, SEM–1400 TI/Unitrode Power Supply Design Seminar, Topic 1. ## PACKAGE OPTION ADDENDUM 30-Jul-2011 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------| | TPS5300DAP | ACTIVE | HTSSOP | DAP | 32 | 46 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | | TPS5300DAPG4 | ACTIVE | HTSSOP | DAP | 32 | 46 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. DAP (R-PDSO-G32)PowerPAD™ PLASTIC SMALL-OUTLINE PACKAGE NOTES: - All linear dimensions are in millimeters. - This drawing is subject to change without notice. - Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Falls within JEDEC MO-153 Variation DCT. PowerPAD is a trademark of Texas Instruments. ## DAP (R-PDSO-G32) PowerPAD™ PLASTIC SMALL OUTLINE #### THERMAL INFORMATION This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: All linear dimensions are in millimeters PowerPAD is a trademark of Texas Insrtuments. ## DAP (R-PDSO-G32) PowerPAD™ PLASTIC SMALL OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - F. Contact the board fabrication site for recommended soldermask tolerances. PowerPAD is a trademark of Texas Instruments #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. **Applications** TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: **Products** Wireless Connectivity #### Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications dataconverter.ti.com Computers and Peripherals www.ti.com/computers **Data Converters DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt www.ti.com/space-avionics-defense power.ti.com Space, Avionics and Defense Microcontrollers Video and Imaging microcontroller.ti.com www.ti.com/video www.ti-rfid.com **OMAP Mobile Processors** www.ti.com/omap TI E2E Community Home Page www.ti.com/wirelessconnectivity Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated e2e.ti.com