# Signetics # PCF8582 Static CMOS EEPROM $(256 \times 8\text{-bit})$ Preliminary Specification #### **Linear Products** #### DESCRIPTION The PCF8582 is 2K-bit 5V electrically erasable programmable read only memory (EEPROM) organized as 256 by 8 bits. It is designed in a floating-gate CMOS technology. As data bytes are received and transmitted via the serial I<sup>2</sup>C bus, an 8-pin DIP package is sufficient. Up to eight PCF8582 devices may be connected to the I<sup>2</sup>C bus. Chip select is accomplished by three address inputs. #### **FEATURES** - Non-volatile storage of 2K-bit organized as 256 × 8 - Only one power supply required (5V) - On-chip voltage multiplier for erase/write - Serial input/output bus (I<sup>2</sup>C) - Automatic word address incrementing - Low power consumption - One point erase/write timer - Power-on reset - 10,000 erase/write cycles per byte - 10 years non-volatile data retention - Infinite number of read cycles - Pin-and address-compatible to PCD8571 and PCD8572 #### **APPLICATIONS** - Telephone - Radio and television - General purpose #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | | | |-----------------------------|-------------------|------------|--|--| | 8-Pin Plastic DIP (SOT-97A) | 0 to +70°C | PCF8582N | | | #### ABSOLUTE MAXIMUM RATINGS | SYMBOL | PARAMETER | RATING | UNIT | | |-----------------------------------------------------------------|-----------------------------|---------------------------------------------------|------|--| | V <sub>DD</sub> | Supply voltage | -0.3 to 7 | | | | V <sub>IN</sub> Input voltage, at Pin 4, (input impedance 500Ω) | | V <sub>SS</sub> - 0.8 to<br>V <sub>DD</sub> + 0.8 | V | | | TA | Operating temperature range | 0 to +70 | °C | | | T <sub>STG</sub> | Storage temperature range | -65 to +150 | *C | | | l <sub>j</sub> | Current into any input pin | 100 | | | | ю | Output current | 10 | mA | | #### PIN CONFIGURATION ## Static CMOS EEPROM PCF8582 #### **BLOCK DIAGRAM** DC AND AC ELECTRICAL CHARACTERISTICS $V_{DD} = 5V$ ; $V_{SS} = 0V$ ; $T_A = -40$ °C to +85°C, unless otherwise specified. | SYMBOL | PARAMETER | LIMITS | | | | |-----------------------------------------|----------------------------------------------------------------------------------------|-----------|-----|------------------------------|----------| | | | Min | Тур | Max | UNIT | | V <sub>DD</sub> | Operating supply voltage | 4.5 | 5 | 5.5 | ٧ | | IDDR | Operating supply current, READ (f <sub>SLC</sub> = 100kHz) | | 1 | TBD | mA | | IDDW | Operating supply current, WRITE/ERASE | | 1 | TBD | mA | | lopo | Standby supply current (V <sub>DD</sub> = 5V) | | 5 | TBD | μА | | Input SCL | | | • | • | | | V <sub>IL</sub><br>V <sub>IH</sub><br>V | Input/output SDA: Input voltage LOW Input voltage HIGH Output voltage LOW | -0.3<br>3 | | 1.5<br>V <sub>DD</sub> + 0.8 | <b>v</b> | | VOL | $(I_{OL} = 3mA, V_{DD} = 4.5V)$ | | | 0.4 | Ÿ | | Юн | Output leakage current HIGH (V <sub>OH</sub> = V <sub>DD</sub> ) Input leakage current | | | 1 | μΑ | | ± I <sub>IN</sub> | (A0, A1, A2, SCL) <sup>1</sup> | | | 1 | μА | | f <sub>SCL</sub> | Clock frequency | 0 | | 100 | kHz | | Cı | Input capacity (SCL, SDA) | | | 7 | pF | | tį | Noise suppression time constant at SCL and SDA input | 0.25 | 0.5 | 1 | μs | | t <sub>BUF</sub> | Time the bus must be free before a new transmission can start | 4.7 | | | μs | | tho, tsta | Hold time start condition. After this period the first clock pulse is generated | 4 | | | μs | | t <sub>LOW</sub> | The LOW period of the clock | 4.7 | | | μs | | tHIGH | The HIGH period of the clock | 4 | | | μs | February 1987 4-42 #### Static CMOS EEPROM PCF8582 # DC AND AC ELECTRICAL CHARACTERISTICS (Continued) V<sub>DD</sub> = 5V; V<sub>SS</sub> = 0V; T<sub>A</sub> = -40°C to +85°C, unless otherwise specified. | SYMBOL | PARAMETER | LIMITS | | | | |------------------------------------|-----------------------------------------------------------------------------------------|--------|-----|-----|----------| | | | Min | Тур | Max | UNIT | | t <sub>SU</sub> , t <sub>STA</sub> | Setup time for start condition (only relevent for a repeated start condition) | 4.7 | | | μς | | t <sub>HD</sub> , t <sub>DAT</sub> | Hold time DATA for:<br>CBUS compatible masters<br>I <sup>2</sup> C devices <sup>2</sup> | 5<br>0 | | | μs<br>μs | | t <sub>SU</sub> , t <sub>DAT</sub> | Setup time DATA | 250 | | | ns | | t <sub>R</sub> | Rise time for both SDA and SCL lines | | | 1 | μs | | t <sub>F</sub> | Fall time for both SDA and SCL lines | | | 300 | ns | | tsu, tsto | Setup time for stop condition | 4.7 | | | μs | | Erase/writ | e timer constant | | | | | | C <sub>E/W</sub> | Erase/write timing capacitor for erase/write cycle of 20ms | | 3.3 | | nF | | R <sub>E/W</sub> | Erase/write cycle timing resistor | | 39 | | kΩ | #### NOTES: - 1. Selection of the chip address is done by connecting the A0, A1, and A2 inputs either to VSS or VDD. - 2. A transmitter must internally provide at least a hold time to bridge the undefined region (maximum 30ns) of the falling edge of SCL. #### **FUNCTIONAL DESCRIPTION** ### Characteristics of the I<sup>2</sup>C bus The I<sup>2</sup>C bus is intended for communication between different ICs. The serial bus consists of two bidirectional lines, one for data signals (SDA), and one for clock signals (SCL). Both the SDA and the SCL lines must be connected to a positive supply voltage via a pull-up resistor. The following protocol has been defined: Data transfer may be initiated only when the bus is not busy. During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in the data line while the clock line is HIGH will be interpreted as control signals. Accordingly, the following bus conditions have been defined: **Bus Not Busy** — both data and clock lines remain HIGH. **Start Data Transfer** — a change in the state of the data line, from HIGH to LOW, while the clock is HIGH defines the start condition. Stop Data Transfer — a change in the state of the data line, from LOW to HIGH, defines the stop condition. Data Valid — the state of the data line represents valid data when, after a start condition, the data line is stable for the duration of the HIGH period of the clock signal. The data on the line may be changed during the LOW period of the clock signal. There is one clock pulse per bit of data. Each data transfer is initiated with a start condition and terminated with a stop condition; the number of the data bytes transferred between the start and stop conditions is limited to two bytes in the ERASE/WRITE mode and unlimited in the READ mode. The information is transmitted in bytes and each receiver acknowledges with a ninth bit. Within the I<sup>2</sup>C bus specifications a low-speed mode (2kHz clock rate) and a high-speed mode (100kHz clock rate) are defined. The PCF8582 works in both modes. By definition a device that gives out a signal is called a "transmitter," and the device which receives the signal is called a "receiver". The device which controls the signal is called the "master". The devices that are controlled by the master are called "slaves". Each word of eight bits is followed by one acknowledge bit. This acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an extra acknowledge-related clock pulse. A slave receiver which it addresses is obliged to generate an acknowledge after the reception of each byte. Also, a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the high period of the acknowledge related clock pulse. Setup and hold times must be taken into account. A master receiver must signal an end-of-data to the slave transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this case the transmitter must leave the data line HIGH to enable the master generation of the stop condition. #### I<sup>2</sup>C Bus Protocol The I<sup>2</sup>C bus configuration for different READ and WRITE cycles of the PCF8582 are shown in Figures 1a and 1b. # Static CMOS EEPROM PCF8582 ## I<sup>2</sup>C Bus Timing Figure 2 shows the I<sup>2</sup>C bus timing.