### **Features** - PC755M8 RISC Miprocessor - Dedicated 1-megabyte SSRAM L2 Cache, Configured as 128K x 72 - 21 mm x 25 mm, 255 Ceramic Ball Grid Array (CBGA) - Maximum Core Frequency = 350 MHz - Maximum L2 Cache Frequency = 175 MHz - Maximum 60x Bus Frequency = 66 MHz The PC755M8 multichip package is targeted for high-performance, space-sensitive, low-power systems and supports the following power management features: doze, nap, sleep and dynamic power management. The PC755M8 is offered in industrial and military temperature ranges and is well suited for embedded applications. ## **Screening** This product is manufactured in full compliance with: - CBGA up screenings based on Atmel standards - Full military temperature range (T<sub>j</sub> = -55°C, +125°C) industrial temperature range (T<sub>j</sub> = -40°C, +110°C) RISC Microprocessor Multichip Package Preliminary Specification β-site **PC755M8** ## **Block Diagram** Figure 1. PC755M8 Microprocessor Block Diagram ### **Major Features** This section summarizes features of the PC755M8's implementation of the PowerPC® architecture. Major features of the PC755M8 are as follows: - Branch Processing Unit - Four instructions fetched per clock - One branch processed per cycle (plus resolving 2 speculations) - Up to 1 speculative stream in execution, 1 additional speculative stream in fetch - 512-entry branch history table (BHT) for dynamic prediction - 64-entry, 4-way set associative Branch Target Instruction Cache (BTIC) for eliminating branch delay slots ### Dispatch Unit - Full hardware detection of dependencies (resolved in the execution units) - Dispatch two instructions to six independent units (system, branch, load/store, fixed-point unit 1, fixed-point unit 2, floating-point) - Serialization control (predispatch, postdispatch, execution serialization) ### Decode - Register file access - Forwarding control - Partial instruction decode ### Completion - 6-entry completion buffer - Instruction tracking and peak completion of two instructions per cycle - Completion of instructions in program order while supporting out-of-order instruction execution, completion serialization and all instruction flow changes - Fixed Point Units (FXUs) that share 32 GPRs for Integer Operands - Fixed Point Unit 1 (FXU1) multiply, divide, shift, rotate, arithmetic, logical - Fixed Point Unit 2 (FXU2) shift, rotate, arithmetic, logical - Single-cycle arithmetic, shifts, rotates, logical - Multiply and divide support (multi-cycle) - Early out multiply - Floating-point Unit and a 32-entry FPR File - Support for IEEE-754 standard single and double precision floating-point arithmetic - Hardware support for divide - Hardware support for denormalized numbers - Single-entry reservation station - Supports non-IEEE mode for time-critical operations #### System Unit - Executes CR logical instructions and miscellaneous system instructions - Special register transfer instructions #### Load/Store Unit - One cycle load or store cache access (byte, half-word, word, double-word) - Effective address generation - Hits under misses (one outstanding miss) - Single-cycle unaligned access within double word boundary - Alignment, zero padding, sign extend for integer register file - Floating-point internal format conversion (alignment, normalization) - Sequencing for load/store multiples and string operations - Store gathering - Cache and TLB instructions - Big and Little-endian byte addressing supported - Misaligned Little-endian supported - Level 1 Cache structure - 32K, 32 bytes line, 8-way set associative instruction cache (iL1) - 32K, 32 bytes line, 8-way set associative data cache (dL1) - Cache locking for both instruction and data caches, selectable by group of ways - Single-cycle cache access - Pseudo least-recently used (PLRU) replacement - Copy-back or Write through data cache (on a page by page basis) - Supports all PowerPC memory coherency modes - Non-blocking instruction and data cache (one outstanding miss under hits) - No snooping of instruction cache - Memory Management Unit - 128-entry, 2-way set associative instruction TLB - 128-entry, 2-way set associative data TLB - Hardware reload for TLBs - Hardware or optional software tablewalk support - 8-instruction BATs and 8-data BATs - 8 SPRGs, for assistance with software tablewalks - Virtual memory support for up to 4 hexabytes (2<sup>52</sup>) of virtual memory - Real memory support for up to 4 gigabytes (2<sup>32</sup>) of physical memory #### Bus Interface - Compatible with 60X processor interface - 32-bit address bus - 64-bit data bus, 32-bit mode selectable - Bus-to-core frequency multipliers of 2x, 3x, 3.5x, 4x, 4.5x, 5x, 5.5x, 6x, 6.5x, 7x, 7.5x, 8x, 10x supported - Selectable interface voltages of 2.5V and 3.3V. - Parity checking on both address and data buses ### Power Management - Low-power design with thermal requirements very similar to PC740/750 - Selectable interface voltage of 1.8V/2.0V can reduce power in output buffers (compared to 3.3V) - Three static power saving modes: doze, nap, and sleep - Dynamic power management - Testability - LSSD scan design - IEEE 1149.1 JTAG interface - Integrated Thermal Management Assist Unit - On-chip thermal sensor and control logic - Thermal Management Interrupt for software regulation of junction temperature ### **Signal Description** Figure 2. PC755M8 Microprocessor Signal Groups $L2V_{DD}$ L2AV<sub>DD</sub> L2 VSEL $\overline{\mathsf{BR}}$ L2ADDR [16-0] 17 BG **ADDRESS** L2DATA [0-63] L2 CACHE 64 ARBITRATION ADDRESS/ ABB L2DP [0-7] 8 DATA TS **ADDRESS** L2CE **START** L2WE L2 CACHE L2CLK-OUT [A-B] CLOCK/CONTROL A[0-31] 32 2 L2SYNC\_OUT **ADDRESS** 1 AP[0-3] BUS L2SYNC\_IN L2ZZ TT[0-4] INT 5 **TBST** SMI **INTERRUPTS** TS1Z[0-2] MCP 3 RESET GBL **SRESET** $\overline{\mathsf{WT}}$ HRESET **TRANSFER** ATTRIBUTE CI CKSTP\_IN CKSTP\_OUT PC755M8 **RSRV TBEN PROCESSOR STATUS TLBISYNC** 1 CONTROL **AACK QREQ ADDRESS ARTRY TERMINATION QACK** DBG SYSCLK, 1 **DBWO** PLL\_CFG [0-3] DATA **CLOCK** 4 **ARBITRATION** CONTROL CLK\_OUT DBB D[0-63] 64 DATA D[P0-7] JTAG:COP **TEST INTERFACE** 5 **TRANSFER Factory Test DBDIS** 3 TA **DRTRY** DATA **TERMINATION** TEA **VOLTDET** V<sub>DD</sub>OVDD $\mathsf{AV}_\mathsf{DD}$ Figure 2. PC755M8 Microprocessor Signal Groups (continued) **GND** ### **Detailed Specification** Scope This drawing describes the specific requirements for the PC755M8 microprocessor, in compliance with Atmel standard screening. **Applicable Documents** 1. In accordance with MIL-STD-883: Test methods and procedures for electronics. 2. In accordance with MIL-PRF-38535 appendix A: General specifications for microcircuits. Requirements General The microcircuits are in accordance with the applicable documents and as specified herein. **Design and Construction** **Terminal Connections** Depending on the package, the terminal connections are shown in Table 10, Table 1 and Figure 2. **Absolute Maximum** Rating **Table 1.** Absolute Maximum Ratings<sup>(1)</sup> | Characteristic | | Symbol | Maximum Value | Unit | |--------------------------------------|---------------------------------|--------------------|-----------------------------------|------| | Core supply voltage <sup>(4)</sup> | | V <sub>DD</sub> | -0.3 to 2.5 | V | | PLL supply voltage <sup>(4)</sup> | | AV <sub>DD</sub> | -0.3 to 2.5 | V | | L2 DLL supply voltage <sup>(4)</sup> | | L2AV <sub>DD</sub> | -0.3 to 2.5 | V | | Processor bus supply volta | ge <sup>(3)</sup> | OV <sub>DD</sub> | -0.3 to 3.465 | V | | L2 bus supply voltage <sup>(3)</sup> | | L2OV <sub>DD</sub> | -0.3 to 3.465 | V | | Input voltage | Processor bus <sup>(2)(5)</sup> | V <sub>IN</sub> | -0.3 to OV <sub>DD</sub> + 0.3V | V | | | L2 Bus <sup>(2)(5)</sup> | V <sub>IN</sub> | -0.3 to L2OV <sub>DD</sub> + 0.3V | V | | | JTAG Signals | V <sub>IN</sub> | -0.3 to 3.6 | V | | Storage temperature range | | T <sub>STG</sub> | -65 to 150 | °C | - Notes: 1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device. - 2. Caution: V<sub>IN</sub> must not exceed OV<sub>DD</sub> or L2OV<sub>DD</sub> by more than 0.3V at any time including during power-on reset. - 3. Caution: L2OV<sub>DD</sub>/OV<sub>DD</sub> must not exceed V<sub>DD</sub>/AV<sub>DD</sub>/L2AV<sub>DD</sub> by more than 1.6V during normal operation; this limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 4. Caution: V<sub>DD</sub>/AV<sub>DD</sub>/L2AV<sub>DD</sub> must not exceed L2OV<sub>DD</sub>/OV<sub>DD</sub> by more than 0.4V during normal operation; this limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 5. V<sub>IN</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 3. Figure 3. Overshoot/Undershoot Voltage The PC755M8 provides several I/O voltages to support both compatibility with existing systems and migration to future systems. The PC755M8 core voltage must always be provided at nominal 2.0V (see Table 3 for actual recommended core voltage). Voltage to the L2 I/Os and Processor Interface I/Os are provided through separate sets of supply pins and may be provided at the voltages shown in Table 2. The input voltage threshold for each bus is selected by sampling the state of the voltage select pins BVSEL and L2VSEL during operation. These signals must remain stable during part operation and cannot change. The output voltage will swing from GND to the maximum voltage applied to the OV<sub>DD</sub> or L2OV<sub>DD</sub> power pins. Table 2. Input Threshold Voltage Setting(1)(2) | Part Revision | BVSEL Signal | L2VSEL Signal | Processor Bus Interface Voltage | L2 Bus Interface Voltage | |---------------|--------------|---------------|---------------------------------|--------------------------| | Е | 0 | 0 | Not Available | Not Available | | | 0 | 1 | Not Available | 2.5V/3.3V | | | 1 | 0 | 2.5V/3.3V | Not Available | | | 1 | 1 | 2.5V/3.3V | 2.5V/3.3V | Notes: 1. The input threshold settings above are different for all revisions prior to Rev 2.8 (Rev E). For more information, contact your local Atmel sales office. 2. Caution: The input threshold selection must agree with the OV<sub>DD</sub>/L2OV<sub>DD</sub> voltages supplied. ### Recommended **Operating Conditions** **Table 3.** Recommended Operating Conditions<sup>(1)</sup> | | | | Recomme | nded Value | | |---------------------------------------------------|----------------------------|--------------------|---------|--------------------|------| | | | | 300 MHz | , 350 MHz | | | Characteristic | | Symbol | Min | Max | Unit | | Core supply voltage <sup>(3)</sup> | | $V_{DD}$ | 1.9 | 2.10 | V | | PLL supply voltage <sup>(3)</sup> | | AV <sub>DD</sub> | 1.9 | 2.10 | V | | L2 DLL supply voltage <sup>(3)</sup> | | L2AV <sub>DD</sub> | 1.9 | 2.10 | V | | Processor bus supply voltage <sup>(2)(4)(5)</sup> | BVSEL = 1 | OV <sub>DD</sub> | 2.375 | 2.625 | V | | | | | 3.135 | 3.465 | V | | L2 bus supply voltage <sup>(2)(4)(5)</sup> | L2VSEL = 1 | L2OV <sub>DD</sub> | 3.135 | 3.465 | V | | Input voltage | Processor bus | V <sub>IN</sub> | GND | $OV_{DD}$ | V | | | L2 Bus | V <sub>IN</sub> | GND | L2OV <sub>DD</sub> | V | | | JTAG Signals | V <sub>IN</sub> | GND | $OV_{DD}$ | V | | Die-junction temperature | Military temperature range | T <sub>j</sub> | -55 | 125 | °C | | | Industrial temperature | T <sub>j</sub> | -40 | 110 | °C | - 2. Revisions prior to Rev. 2.8 (Rev. E) offered different I/O voltage support. - 3. 2.0V nominal. - 4. 2.5V nominal. - 5. 3.3V nominal. Notes: 1. These are the recommended and tested operating conditions. Proper device operation outside of these conditions is not ### L2 Cache Control Register (L2CR) The L2 cache control register, shown in Figure 4, is a supervisor-level, implementation-specific SPR used to configure and operate the L2 cache. It is cleared by hard reset or power-on reset. Figure 4. L2 Cache Control Register (L2CR) The L2CR bits are described in Table 4. Table 4. L2CR Bit Settings | Bit | Name | Function | |-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | L2E | L2 enable – Enables L2 cache operation (including snooping) starting with the next transaction the L2 cache unit receives. Before enabling the L2 cache, the L2 clock must be configured through L2CR[2CLK], and the L2 DLL must stabilize. All other L2CR bits must be set appropriately. The L2 cache may need to be invalidated globally. | | 1 | L2PE | L2 data parity generation and checking enable – Enables parity generation and checking for the L2 data RAM interface. When disabled, generated parity is always zeros. L2 Parity is supported by PC755M8, but is dependent on application. | | 2 - 3 | L2SIZ | L2 size – Should be set according to the size of the L2 data RAMs used. 11 1-Mbyte – Setting for PC755M8 | | 4 - 6 | L2CLK | L2 clock ratio (core-to-L2 frequency divider) – Specifies the clock divider ratio based at the core clock frequency that the L2 data RAM interface is to operate at. When these bits are cleared, the L2 clock is stopped and the on-chip DLL for the L2 interface is disabled. For nonzero values, the processor generates the L2 clock and the on-chip DLL is enabled. After the L2 clock ratio is chosen, the DLL must stabilize before the L2 interface can be enabled. The resulting L2 clock frequency cannot be slower than the clock frequency of the 60x bus interface. 000 L2 clock and DLL disabled 001 ÷ 1 010 ÷ 1.5 011 Reserved 100 ÷ 2 – Setting for PC755M8 101 ÷ 2.5 110 ÷ 3 111 Reserved | | 7 - 8 | L2RAM | L2 RAM type – Configures the L2 RAM interface for the type of synchronous SRAMs used: • Pipelined (register-register) synchronous burst SRAMs that clock addresses in and clock data out The PC755M8 does not burst data into the L2 cache, it generates an address for each access. 10 Pipelined (register-register) synchronous burst SRAM – Setting for PC755M8 | | 9 | L2DO | L2 data-only – Setting this bit enables data-only operation in the L2 cache. For this operation, instruction transactions from the L1 instruction cache already cached in the L2 cache can hit in the L2, but new instruction transactions from the L1 instruction cache are treated as cache-inhibited (bypass L2 cache, no L2 checking done). When both L2DO and L2IO are set, the L2 cache is effectively locked (cache misses do not cause new entries to be allocated but write hits use the L2). | Table 4. L2CR Bit Settings (Continued) | Bit | Name | Function | |---------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | L2I | L2 global invalidate – Setting L2I invalidates the L2 cache globally by clearing the L2 bits including status bits. This bit must not be set while the L2 cache is enabled. See Motorola <sup>®</sup> User's manual for L2 Invalidation procedure. | | 11 | L2CTL | L2 RAM control (ZZ enable) – Setting L2CTL enables the automatic operation of the L2ZZ (low-power mode) signal for cache RAMs. Sleep mode is supported by the PC755M8 – While L2CTL is asserted, L2ZZ asserts automatically when the device enters nap or sleep mode and negates automatically when the device exits nap or sleep mode. This bit should not be set when the device is in nap mode and snooping is to be performed through deassertion of QACK. | | 12 | L2WT | L2 write-through – Setting L2WT selects write-through mode (rather than the default write-back mode) so all writes to the L2 cache also write through to the 60x bus. For these writes, the L2 cache entry is always marked as exclusive rather than modified. This bit must never be asserted after the L2 cache has been enabled as previously-modified lines can get remarked as exclusive during normal operation. | | 13 | L2TS | L2 test support – Setting L2TS causes cache block pushes from the L1 data cache that result from <b>dcbf</b> and <b>dcbst</b> instructions to be written only into the L2 cache and marked valid, rather than being written only to the 60x bus and marked invalid in the L2 cache in case of hit. This bit allows a <b>dcbz/dcbf</b> instruction sequence to be used with the L1 cache enabled to easily initialize the L2 cache with any address and data information. This bit also keeps <b>dcbz</b> instructions from being broadcast on the 60x and single-beat cacheable store misses in the L2 from being written to the 60x bus. <b>0: Setting for the L2 Test Support</b> as this bit is reserved for tests. | | 14 - 15 | L2OH | L2 output hold – These bits configure output hold time for address, data, and control signals driven to the L2 data RAMs. <b>00 Least Hold Time - Setting for PC755M8</b> | | 16 | L2SL | L2 DLL slow – Setting L2SL increases the delay of each tap of the DLL delay line. It is intended to increase the delay through the DLL to accommodate slower L2 RAM bus frequencies. 0: Setting for PC755M8 because L2 RAM interface is operated above 100 MHz. | | 17 | L2DF | L2 differential clock – This mode supports the differential clock requirements of late-write SRAMs. 0: Setting for PC755M8 because late-write SRAMs are not used. | | 18 | L2BYP | L2 DLL bypass is reserved. 0: Setting for PC755M8 | | 19 - 20 | - | Reserved – These bits are implemented but not used; keep at 0 for future compatibility. | | 21 | L2IO | L2 instruction-only – Setting this bit enables instruction-only operation in the L2 cache. For this operation, data transactions from the L1 data cache already cached in the L2 cache can hit in the L2 (including writes), but new data transactions (transactions that miss in the L2) from the L1 data cache are treated as cache-inhibited (bypass L2 cache, no L2 checking done). When both L2DO and L2IO are set, the L2 cache is effectively locked (cache misses do not cause new entries to be allocated but write hits use the L2). Note that this bit can be programmed dynamically. | | 22 | L2CS | L2 clock stop – Setting this bit causes the L2 clocks to the SRAMs to automatically stop whenever the MPC755 enters nap or sleep modes, and automatically restart when exiting those modes (including for snooping during nap mode). It operates by asynchronously gating off the L2CLK_OUT [A:B] signals while in nap or sleep mode. The L2SYNC_OUT/SYNC_IN path remains in operation, keeping the DLL synchronized. This bit is provided as a power-saving alternative to the L2CTL bit and its corresponding ZZ pin, which may not be useful for dynamic stopping/restarting of the L2 interface from nap and sleep modes due to the relatively long recovery time from ZZ negation that the SRAM requires. | Table 4. L2CR Bit Settings (Continued) | Bit | Name | Function | |---------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23 | L2DRO | L2 DLL rollover — Setting this bit enables a potential rollover (or actual rollover) condition of the DLL to cause a checkstop for the processor. A potential rollover condition occurs when the DLL is selecting the last tap of the delay line, and thus may risk rolling over to the first tap with one adjustment while in the process of keeping synchronized. Such a condition is improper operation for the DLL, and, while this condition is not expected, it allows detection for added security. This bit should be set when the DLL is first enabled (set with the L2CLK bits) to detect rollover during initial synchronization. It could also be set when the L2 cache is enabled (with L2E bit) after the DLL has achieved its initial lock. | | 24 - 30 | L2CTR | L2 DLL counter (read-only) – These bits indicate the current value of the DLL counter (0 to 127). They are asynchronously read when the L2CR is read, and as such should be read at least twice with the same value in case the value is asynchronously caught in transition. These bits are intended to provide observability of where in the 128-bit delay chain the DLL is at any given time. Generally, the DLL operation should be considered at risk if it is found to be within a couple of taps of its beginning or end point (tap 0 or tap 128). | | 31 | L2IP | L2 global invalidate in progress (read only) – See the Motorola user's manual for L2 Invalidation procedure. | ### Power consideration ### Power management The PC755M8 provides four power modes, selectable by setting the appropriate control bits in the MSR and HIDO registers. The four power modes are as follows: - Full-power: This is the default power state of the PC755M8. The PC755M8 is fully powered and the internal functional units operate at the full processor clock speed. If the dynamic power management mode is enabled, functional units that are idle will automatically enter a low-power state without affecting performance, software execution, or external hardware. - Doze: All the functional units of the PC755M8 are disabled except for the time base/decrementer registers and the bus snooping logic. When the processor is in doze mode, an external asynchronous interrupt, a system management interrupt, a decrementer exception, a hard or soft reset, or machine check brings the PC755M8 into the full-power state. The PC755M8 in doze mode maintains the PLL in a fully powered state and locked to the system external clock input (SYSCLK) so a transition to the full-power state takes only a few processor clock cycles. - Nap: The nap mode further reduces power consumption by disabling bus snooping, leaving only the time base register and the PLL in a powered state. The PC755M8 returns to the full-power state upon receipt of an external asynchronous interrupt, a system management interrupt, a decrementer exception, a hard or soft reset, or a machine check input (MCP). A return to full-power state from a nap state takes only a few processor clock cycles. When the processor is in nap mode, if QACK is negated, the processor is put in doze mode to support snooping. - Sleep: Sleep mode minimizes power consumption by disabling all internal functional units, after which external system logic may disable the PPL and SUSCLK. Returning the PC755M8 to the full-power state requires the enabling of the PPL and SYSCLK, followed by the assertion of an external asynchronous interrupt, a system management interrupt, a hard or soft reset, or a machine check input (MCP) signal after the time required to relock the PPL. ### **Power Dissipation** Table 5. Power Consumption $V_{DD} = AV_{DD} = 2.0 \pm 0.1 \text{V}, OV_{DD} = 3.3 \text{V} \pm 5\% V_{DC}, GND = 0 V_{DC}, 0 \le T_{J} < 105^{\circ}\text{C}$ | | Processor (CPU) Fre | quency/L2 Frequency | | |---------------------------|---------------------|---------------------|------| | | 300/150 MHz | 350/175 MHz | Unit | | Full-on Mode | | | | | Typical <sup>(1)(3)</sup> | 4.1 | 4.6 | W | | Maximum <sup>(1)(2)</sup> | 6.7 | 7.9 | W | | Doze Mode | | | | | Maximum <sup>(1)(2)</sup> | 2.5 | 2.8 | W | | Nap Mode | | • | | | Maximum <sup>(1)(2)</sup> | 1700 | 1800 | mW | | Sleep Mode | | | | | Maximum <sup>(1)(2)</sup> | 1200 | 1300 | mW | | Sleep Mode-PLL and DLL D | isabled | | | | Maximum <sup>(1)(2)</sup> | 500 | 500 | mW | - Notes: 1. These values apply for all valid 60x bus and L2 bus ratios. The values do not include $\mathrm{OV}_\mathrm{DD};\,\mathrm{AV}_\mathrm{DD}$ and $\mathrm{L2AV}_\mathrm{DD}$ suppling power. $\mathrm{OV}_\mathrm{DD}$ power is system dependent, but is typically < 10% of $V_{DD}$ power. Worst case power consumption, for $AV_{DD}$ = 15 mW and $L2AV_{DD} = 15 \text{ mW}.$ - 2. Maximum power is measured at $V_{DD} = 2.1V$ while running an entirely cache-resident, contrived sequence of instructions which keep the execution units maximally busy. - 3. Typical power is an average value measured at $V_{DD}$ = $AV_{DD}$ = $L2AV_{DD}$ = 2.0V, $OV_{DD}$ = $L2OV_{DD}$ = 3.3V in a system, executing typical applications and benchmark sequences. # Electrical Characteristics ### **Static Characteristics** Table 6. DC Electrical Specifications at Recommended Operating Conditions (see Table 3) | Characteristic | Nominal Bus<br>Voltage <sup>(1)</sup> | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------------------|---------------------------------------|------------------|------|-----------------------------|------| | Input high voltage (all inputs except SYSLCK) <sup>(2)(3)</sup> | 2.5 | V <sub>IH</sub> | 1.6 | (L2) OV <sub>DD</sub> + 0.3 | V | | | 3.3 | V <sub>IH</sub> | 2 | (L2) OV <sub>DD</sub> + 0.3 | V | | Input low voltage (all inputs except SYSLCK)(2) | 2.5 | V <sub>IL</sub> | -0.3 | 0.6 | V | | | 3.3 | V <sub>IL</sub> | -0.3 | 0.8 | V | | SYSCLK input high voltage | 2.5 | KV <sub>IH</sub> | 1.8 | OV <sub>DD</sub> + 0.3 | V | | | 3.3 | KV <sub>IH</sub> | 2.4 | OV <sub>DD</sub> + 0.3 | V | | SYSCLK input low voltage | 2.5 | KV <sub>IL</sub> | -0.3 | 0.4 | V | | | 3.3 | KV <sub>IL</sub> | -0.3 | 0.4 | V | | Input leakage current, $^{(2)(3)}$<br>$V_{IN} = L2OV_{DD}/OV_{DD}$ | | I <sub>IN</sub> | _ | 10 | μА | | Hi-Z (off-state) leakage current, $^{(2)(3)(5)}$<br>$V_{\rm IN}$ = L2OV <sub>DD</sub> /OV <sub>DD</sub> | | I <sub>TSI</sub> | _ | 10 | μА | | Output high voltage, I <sub>OH</sub> = -6 mA | 2.5 | V <sub>OH</sub> | 1.7 | _ | V | | | 3.3 | V <sub>OH</sub> | 2.4 | _ | V | | Output low voltage, I <sub>OL</sub> = 6 mA | 2.5 | V <sub>OL</sub> | _ | 0.45 | V | | | 3.3 | V <sub>OL</sub> | _ | 0.4 | V | | Capacitance, $V_{IN} = 0V$ , $f = 1 \text{ MHz}^{(3)(4)}$ | | C <sub>IN</sub> | _ | 5 | pF | Notes: 1. Nominal voltages; See Table 3 for recommended operating conditions. - 2. For processor bus signals, the reference is $OV_{DD}$ while $L2OV_{DD}$ is the reference for the L2 bus signals. - 3. Excludes test signals (LSSD\_MODE, L1\_TSTCLK, L2\_TSTCLK) and IEEE 1149.1 boundary scan (JTAG) signals. - 4. Capacitance is periodically sampled rather than 100% tested. - 5. The leakage is measured for nominal $OV_{DD}$ and $V_{DD}$ , or both $OV_{DD}$ and $V_{DD}$ must vary in the same direction (for example, both $OV_{DD}$ and $V_{DD}$ vary by either +5% or -5%). ### **Dynamic Characteristics** After fabrication, parts are sorted by maximum processor core frequency as shown in Table 7 and tested for conformance to the AC specifications for that frequency. These specifications are for 275, 300, 333 MHz processor core frequencies. The processor core frequency is determined by the bus (SYSCLK) frequency and the settings of the PLL\_CFG[0-3] signals. Parts are sold by maximum processor core frequency. ### **Clock AC Specifications** Table 7 provides the clock AC timing specifications as defined in Table 1. Table 7. Clock AC Timing Specifications at Recommended Operating Conditions (See Table 3) | | | Maxim | um Process | or Core Fred | quency | | |------------------------------------------------------------------|----------------------------------------|---------|------------|--------------|--------|------| | | | 300 MHz | | 350 MHz | | Unit | | Characteristic | Symbol | Min | Max | Min | Max | | | Processor frequency <sup>(1)</sup> | f <sub>CORE</sub> | 200 | 300 | 200 | 350 | MHz | | VCO frequency <sup>(1)</sup> | f <sub>VCO</sub> | 400 | 600 | 400 | 700 | MHz | | SYSCLK frequency <sup>(1)</sup> | f <sub>SYSCLK</sub> | 25 | 100 | 25 | 100 | MHz | | SYSCLK cycle time | t <sub>SYSCLK</sub> | 10 | 40 | 10 | 40 | ns | | SYSCLK rise and fall time <sup>(2)</sup> | t <sub>KR</sub> & t <sub>KF</sub> | _ | 2 | _ | 2 | ns | | | t <sub>KR</sub> & t <sub>KF</sub> | _ | 1 | _ | 1 | ns | | SYSCLK duty cycle measured at OV <sub>DD</sub> /2 <sup>(3)</sup> | t <sub>KHKL</sub> /t <sub>SYSCLK</sub> | 40 | 60 | 40 | 60 | % | | SYSCLK jitter <sup>(3)(4)</sup> | | _ | 150 | _ | 150 | ps | | Internal PLL relock time <sup>(3)(5)</sup> | | _ | 100 | _ | 100 | μs | Notes: - Caution: The SYSCLK frequency and PLL\_CFG[0-3] settings must be chosen such that the resulting SYSCLK (bus) frequency, CPU (core) frequency, and PLL (VCO) frequency do not exceed their respective maximum or minimum operating frequencies. Refer to the PLL\_CFG[0-3] signal description in Table 12," for valid PLL\_CFG[0-3] settings - 2. Rise and fall times measurements are now specified in terms of slew rates, rather than time to account for selectable I/O bus interface levels. The minimum slew rate of 1V/ns is equivalent to a 2 ns maximum rise/fall time measured at 0.4V and 2.4V or a rise/fall time of 1 ns measured at 0.4V to 1.4V. - 3. Timing is guaranteed by design and characterization. - 4. This represents total input jitter short term and long term combined and is guaranteed by design. - 5. Relock timing is guaranteed by design and characterization. PLL-relock time is the maximum amount of time required for PLL lock after a stable V<sub>DD</sub> and SYSCLK are reached during the power-on reset sequence. This specification also applies when the PLL has been disabled and subsequently re-enabled during sleep mode. Also note that HRESET must be held asserted for a minimum of 255 bus clocks after the PLL-relock time during the power-on reset sequence. Figure 5. SYSCLK Input Timing Diagram # Processor Bus AC Specifications Table 8 provides the processor bus AC timing specifications for the PC755M8 as defined in Figure 6 and Figure 8. **Table 8.** Processor Bus Mode Selection AC Timing Specifications<sup>(1)</sup> At $V_{DD} = AV_{DD} = 2.0V \ 100 \ mV$ ; $-55 \le T_i \le +125^{\circ}C$ , $OV_{DD} = 3.3V \ 165 \ mV$ and $OV_{DD} = 1.8V \pm 100 \ mV$ and $OV_{DD} = 2.0V \ 100 \ mV$ | | Symbols <sup>(2)</sup> | All Speed Grades | | | |-------------------------------------------------------------|------------------------|------------------|-----|---------------------| | Parameter | | Min | Max | Unit | | Mode select input setup to HRESET (3)(4)(5)(6)(7) | t <sub>MVRH</sub> | 8 | _ | t <sub>SYSCLk</sub> | | HRESET to mode select input hold <sup>(3)(4)(6)(7)(8)</sup> | t <sub>MXRH</sub> | 0 | _ | ns | Notes: - All input specifications are measured from the midpoint of the signal in question to the midpoint of the rising edge of the input SYSCLK. All output specifications are measured from the midpoint of the rising edge of SYSCLK to the midpoint of the signal in question. All output timings assume a purely resistive 50Ω load (see Figure 7). Input and output timings are measured at the pin; time-of-flight delays must be added for trace lengths, vias, and connectors in the system. - 2. The symbology used for timing specifications herein follows the pattern of t<sub>(signal)(state)</sub>(reference)(state)</sub> for inputs and t<sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>IVKH</sub> symbolizes the time input signals (I) reach the valid state (V) relative to the SYSCLK reference (K) going to the high (H) state or input setup time. And t<sub>KHOV</sub> symbolizes the time from SYSCLK(K) going highs) until outputs (O) are valid (V) or output valid time. Input hold time can be read as the time that the input signal (I) went invalid (X) with respect to the rising clock edge (KH) note the position of the reference and its state for inputs and output hold time can be read as the time from the rising edge (KH) until the output went invalid (OX). For additional explanation of AC timing specifications in Motorola PowerPC microprocessors, see the application note "Understanding AC Timing Specifications for PowerPC Microprocessors." - 3. The setup and hold time is with respect to the rising edge of HRESET (see Figure 7). - 4. This specification is for configuration mode select only. Also note that the HRESET must be held asserted for a minimum of 255 bus clocks after the PLL re-lock time during the power-on reset sequence. - 5. t<sub>SYSCLK</sub> is the period of the external clock (SYSCLK) in nanoseconds (ns). The numbers given in this table must be multiplied by the period of SYSCLK to compute the actual time duration (in nanoseconds) of the parameter in question. - 6. Mode select signals are BVSEL, L2VSEL, PLL\_CFG[0-3] - 7. Guaranteed by design and characterization. - 8. Bus mode select pins must remain stable during operation. Changing the logic states of BVSEL or L2VSEL during operation will cause the bus mode voltage selection to change. Changing the logic states of the PLL\_CFG pins during operation will cause the PLL division ratio selection to change. Both of these conditions are considered outside the specification and are not supported. Once HRESET is negated the states of the bus mode selection pins must remain stable. Figure 6. Input/Output Timing Diagram Figure 7. AC Test Load Figure 8. Mode Input Timing Diagram # IEEE 1149.1 AC Timing Specifications Table 9 provides the IEEE 1149.1 (JTAG) AC timing specifications as defined in Figure 9, Figure 10, Figure 11, and Figure 12. Table 9. JTAG AC Timing Specifications (Independent of SYSCLK)<sup>(1)</sup> | Parameter | Symbol | Min | Max | Unit | |----------------------------------------|-----------------------------------|------|-----|------| | TCK Frequency of operation | f <sub>TCLK</sub> | 0 | 16 | MHz | | TCK Cycle time | f <sub>TCLK</sub> | 62.5 | _ | ns | | TCK Clock pulse width measured at 1.4V | t <sub>JHJL</sub> | 31 | _ | ns | | TCK Rise and fall times | t <sub>JR</sub> & t <sub>JF</sub> | 0 | 2 | ns | | TRST Assert time <sup>(2)</sup> | tTRST | 25 | _ | ns | | Input Setup Times:(3) | | | | ns | | Boundary-scan data | t <sub>DVJH</sub> | 4 | _ | | | TMS, TDI | t <sub>IVJH</sub> | 0 | _ | | | Input Hold Times: <sup>(3)</sup> | | | | ns | | Boundary-scan data | t <sub>DXJH</sub> | 15 | _ | | | TMS, TDI | t <sub>IXJH</sub> | 12 | _ | | | Valid Times: <sup>(4)</sup> | | | | ns | | Boundary-scan data | t <sub>JLDV</sub> | _ | 4 | | | TDO | $t_{\sf JLOV}$ | _ | 4 | | | Output Hold Times: <sup>(4)</sup> | | | | ns | | Boundary-scan data | t <sub>JLDV</sub> | 25 | _ | | | TDO | $t_{\sf JLOV}$ | 12 | _ | | | TCK to output high impedance:(4)(5) | | | | ns | | Boundary-scan data | t <sub>JLDZ</sub> | 3 | 19 | | | TDO | t <sub>JLOZ</sub> | 3 | 9 | | Notes: 1. All outputs are measured from the midpoint voltage of the falling/rising edge of TCLK to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive $50\Omega$ load (See Figure 9). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system. - 2. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only. - 3. Non-JTAG signal input timing with respect to TCK. - 4. Non-JTAG signal output timing with respect to TCK. - 5. Guaranteed by design and characterization. Figure 9. ALTERNATE AC Test Load for the JTAG Interface Figure 10. JTAG Clock Input Timing Diagram VM = Midpoint Voltage (OVDD/2) Figure 11. TRST Timing Diagram Figure 12. Boundary-Scan Timing Diagram $VM = Midpoint Voltage (OV_{DD}/2)$ Figure 13. Test Access Port Timing Diagram $VM = Midpoint Voltage (OV_{DD}/2)$ # Preparation for Delivery **Packaging** Microcircuits are prepared for delivery in accordance with MIL-PRF-38535. Handling MOS devices must be handled with certain precautions to avoid damage due to accumulation of static charge. Input protection devices have been designed in the chip to minimize the effect of static buildup. However, the following handling practices are recommended: - Devices should be handled on benches with conductive and grounded surfaces. - Ground test equipment, tools and operator. - Do not handle devices by the leads. - Store devices in conductive foam or carriers. - Avoid use of plastic, rubber, or silk in MOS areas. - Maintain relative humidity above 50 percent if practical. Figure 14. Pin Assignments Ball assignments of the 255 CBGA package as viewed from the top surface Side profile of the CBGA package to indicate the direction of the top surface view Table 10. Package Pinout Listing | Signal Name | Pin Number | Active | I/O | 2.0V <sup>(7)</sup> | 3.3V <sup>(7)</sup> | |-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|---------------------|---------------------| | A[0-31] | C16, E4, D13, F2, D14, G1, D15, E2, D16, D4, E13, G2, E15, H1, E16, H2, F13, J1, F14, J2, F15, H3, F16, F4, G13, K1, G15, K2, H16, M1, J15, P1 | High | I/O | 1 | - | | AACK | L2 | Low | Input | - | _ | | ABB | K4 | Low | I/O | - | _ | | AP[0-3] | C1, B4, B3, B2 | High | I/O | _ | _ | | ARTRY | J4 | Low | I/O | _ | _ | | AV <sub>DD</sub> | A10 | _ | _ | 2.0V | 2.0V | | BG | L1 | Low | Input | _ | _ | | BR | B6 | Low | Output | _ | _ | | BVSEL <sup>(4)(5)(6)</sup> | B1 | High | Input | GND | 3.3V | | CI | E1 | Low | Output | _ | _ | | CKSTP_IN | D8 | Low | Input | _ | _ | | CKSTP_OUT | A6 | Low | Output | - | _ | | CLK_OUT | D7 | _ | Output | - | _ | | DBB | J14 | Low | I/O | _ | _ | | DBG | N1 | Low | Input | _ | _ | | DBDIS | H15 | Low | Input | - | _ | | DBWO | G4 | Low | Input | _ | _ | | DH[0-31] | P14, T16, R15, T15, R13, R12, P11, N11, R11, T12, T11, R10, P9, N9, T10, R9, T9, P8, N8, R8, T8, N7, R7, T7, P6, N6, R6, T6, R5, N5, T5, T4 | High | I/O | - | - | | DL[0-31] | K13, K15, K16, L16, L15, L13, L14, M16, M15, M13, N16, N15, N13, N14, P16, P15, R16, R14, T14, N10, P13, N12, T13, P3, N3, N4, R3, T1, T2, P4, T3, R4 | High | I/O | _ | - | | DP[0-7] | M2, L3, N2, L4, R1, P2, M4, R2 | High | I/O | _ | _ | | DRTRY | G16 | Low | Input | _ | _ | | GBL | F1 | Low | I/O | _ | _ | | GND | C5, C12, E3, E6, E8, E9, E11, E14, F5, F7, F10, F12, G6, G8, G9, G11, H5, H7, H10, H12, J5, J7, J10, J12, K6, K8, K9, K11, L5, L7, L10, L12, M3, M6, M8, M9, M11, M14, P5, P12 | _ | _ | GND | GND | | HRESET | A7 | Low | Input | _ | _ | | ĪNT | B15 | Low | Input | - | _ | | L1_TSTCLK <sup>(1)</sup> | D11 | High | Input | - | _ | | L2_TSTCLK <sup>(1)</sup> | D12 | High | Input | _ | _ | | L2AV <sub>DD</sub> | L11 | _ | _ | 2.0V | 2.0V | | L2OV <sub>DD</sub> <sup>(8)</sup> | E10, E12, M12, G12, G14, K12, K14 | _ | _ | 2.0V | 3.3V | Table 10. Package Pinout Listing (Continued) | Signal Name | Pin Number | Active | I/O | $2.0V^{(7)}$ | 3.3V <sup>(7)</sup> | |---------------------------------|---------------------------------------------------------------------------------|--------|--------|--------------|---------------------| | L2VSEL <sup>(4)(5)(6)(7)</sup> | B5 | High | Input | (12) | 3.3V | | LSSD_MODE(1) | B10 | | Input | _ | _ | | MCP | C13 | | Input | _ | _ | | NC (No-Connect) | C3, C6, D5, D6, H4, A4, A5, A2, A3 | _ | _ | - | _ | | OV <sub>DD</sub> <sup>(2)</sup> | C7, E5, G3, G5, K3, K5, P7, P10, E07, M05, M07, M10 | _ | _ | _ | _ | | PLL_CFG[0-3] | A8, B9, A9, D9 | High | Input | - | _ | | QACK | D3 | Low | Input | | | | QREQ | J3 | Low | Output | | | | RSRV | D1 | Low | Output | | | | SMI | A16 | Low | Input | | | | SRESET | B14 | Low | Input | _ | _ | | STCK <sup>(10)</sup> | B7 | _ | Input | _ | _ | | STDI | C8 | _ | Input | _ | _ | | STDO | J16 | _ | Output | - | _ | | STMS <sup>(11)</sup> | B8 | | Input | | | | SYSCLK | C9 | _ | Input | _ | _ | | TA | H14 | Low | Input | _ | _ | | TBEN | C2 | High | Input | - | _ | | TBST | A14 | Low | I/O | - | _ | | TCK | C11 | High | Input | - | _ | | TDI <sup>(6)</sup> | A11 | High | Input | - | _ | | TDO | A12 | High | Output | _ | _ | | TEA | H13 | Low | Input | - | _ | | TLBISYNC | C4 | Low | Input | - | _ | | TMS <sup>(6)</sup> | B11 | High | Input | _ | _ | | TRST <sup>(6)</sup> | C10 | Low | Input | _ | _ | | TS | J13 | Low | I/O | _ | _ | | TSIZ[0-2] | A13, D10, B12 | High | Output | _ | _ | | TT[0-4] | B13, A15, B16, C14, C15 | High | I/O | _ | _ | | WT | D2 | Low | Output | _ | _ | | $V_{DD}^{(2)}$ | F6, F8, F9, F11, G7, G10, H6, H8, H9, H11, J6, J8, J9, J11, K7, K10, L6, L8, L9 | _ | _ | 2.0V | 2.0V | | VOLTDET <sup>(3)</sup> | F3 | Low | Output | _ | _ | These are test signals for factory use only and must be pulled up to OV<sub>DD</sub> for normal machine operation. OV<sub>DD</sub> inputs supply power to the I/O drivers and V<sub>DD</sub> inputs supply power to the processor core. Internally tied to GND in the BGA package to indicate to the power supply that a low-voltage processor is present. This signal is not a power supply pin. - To allow for future I/O voltage changes, provide the option to connect BVSEL and L2VSEL independently to either OV<sub>DD</sub> (Selects 3.3V Interface) or to GND (Selects 2.0V Interface). - 5. Uses one of 15 existing no-connects in PC755M8. - 6. Internal pull up on die. - 7. OV<sub>DD</sub> supplies power to the processor bus, JTAG, and all control signals except the L2 cache controls (L2CE, L2WE, and L2ZZ); L2OV<sub>DD</sub> supplies power to the L2 cache interface (L2ADDR (0-16], L2DATA (0-63), L2DP{0-7] and L2SYNC-OUT) and the L2 control signals and the SSRAM power supplies; and V<sub>DD</sub> supplies power to the processor core and the PLL and DLL (after filtering to become AV<sub>DD</sub> and L2AV<sub>DD</sub> respectively). These columns serve as a reference for the nominal voltage supported on a given signal as selected by the BVSEL/L2VSEL pin configurations and the voltage supplied. For actual recommended value of V<sub>IN</sub> or supply voltages see Recommended Operating Conditions. - Uses one of 20 existing V<sub>DD</sub> pins in PC755M8, no board level design changes are necessary. For new designs of PC755M8 refer to PLL power supply filtering. - 9. L2OV<sub>DD</sub> for future designs that will require 2.OV L2 cache power supply compatible with existing design using PC755M8. - 10. To disable SSRAM TAP controllers without interfering with the normal operation of the devices, STCK should be tied low (GND) to prevent clocking the devices. - 11. STDI and STMS are internally pulled up and may be left unconnected. Upon power-up the SSRAM devices will come up in a reset state which will not interfere with the operation of the device. - 12. Not supported on this version Table 11. Package Description | Package Outline | 21 x 25 mm | | |-----------------------|-----------------------------------|--| | Interconnects | 255 (16 x 16 ball array less one) | | | Pitch | 1.27 mm | | | Maximum Module Height | 3.90 mm | | | Ball Diameter | 0.8 mm | | Figure 15. Package Dimensions 255 Ball Grid Array Notes: 1. Dimensions in millimeters and paranthetically in inches. 2. A1 corner is designated with a ball missing the array. ### **Clock Selection** The PC755M8's PLL is configured by the PLL\_CFG[0-3] signals. For a given SYSCLK (bus) frequency, the PLL configuration signals set the internal CPU and VCO frequency of operation. The PLL configuration for the PC755M8 is shown in Figure 17 for an example of frequencies. Table 12. PC755M8 Microprocessor PLL Configuration | | Example Bus-to-Core Frequency in MHz (VCO Frequency in MHz) | | | | | | | | |---------------|-------------------------------------------------------------|---------------------------|------------------------------------------------------------------------|---------------|---------------|---------------|---------------|----------------| | PLL_CFG [0-3] | Bus-to-Core<br>Multiplier | Core-to VCO<br>Multiplier | Bus 33<br>MHz | Bus 50<br>MHz | Bus 66<br>MHz | Bus 75<br>MHz | Bus 80<br>MHz | Bus 100<br>MHz | | 0100 | 2x | 2x | - | _ | _ | _ | _ | 200<br>(400) | | 1000 | 3x | 2x | - | _ | 200<br>(400) | 225<br>(450) | 240<br>(480) | 300<br>(600) | | 1110 | 3.5x | 2x | _ | _ | 233<br>(466) | 263<br>(525) | 280<br>(560) | 350<br>(700) | | 1010 | 4x | 2x | _ | 200<br>(400) | 266<br>(533) | 300<br>(600) | 320<br>(640) | _ | | 0111 | 4.5x | 2x | _ | 225<br>(450) | 300<br>(600) | 338<br>(675) | 360<br>(720) | _ | | 1011 | 5x | 2x | _ | 250<br>(500) | 333<br>(666) | _ | _ | _ | | 1001 | 5.5x | 2x | _ | 275<br>(550) | _ | _ | _ | _ | | 1101 | 6x | 2x | 200<br>(400) | 300<br>(600) | _ | _ | _ | _ | | 0101 | 6.5x | 2x | 216<br>(433) | 325<br>(650) | _ | _ | _ | _ | | 0010 | 7x | 2x | 233<br>(466) | 350<br>(700) | _ | _ | _ | _ | | 0001 | 7.5x | 2x | 250<br>(500) | _ | _ | _ | _ | _ | | 1100 | 8x | 2x | 266<br>(533) | _ | _ | _ | _ | _ | | 0110 | 10x | 2x | 333<br>(666) | _ | _ | _ | _ | _ | | 0011 | PLL off/bypass | | PLL off, SYSCLK clocks core circuitry directly, 1x bus-to-core implied | | | | | implied | | 1111 | PLI | _ off | PLL off, no core clocking occurs | | | | | | Notes: - 1. PLL\_CFG[0:3] settings not listed are reserved. - The sample bus-to-core frequencies shown are for reference only. Some PLL configurations may select bus, core, or VCO frequencies which are not useful, not supported, or not tested for by the PC755M8; See "Clock AC Specifications" on page 16. for valid SYSCLK, core, and VCO frequencies. - 3. In PLL-bypass mode, the SYSCLK input signal clocks the internal processor directly, the PLL is disabled, and the bus mode is set for 1:1 mode operation. This mode is intended for factory use and emulator tool use only. Note: The AC timing specifications given in this document do not apply in PLL-bypass mode. - 4. In PLL off mode, no clocking occurs inside the PC755M8 regardless of the SYSCLK input. # System Design Information # PLL Power Supply Filtering The $AV_{DD}$ and $L2AV_{DD}$ power signals are provided on the PC755M8 to provide power to the clock generation phase-locked loop and L2 cache delay-locked loop respectively. To ensure stability of the internal clock, the power supplied to the $AV_{DD}$ input signal should be filtered of any noise in the 500 kHz to 10 MHz resonant frequency range of the PLL. A circuit similar to the one shown in Figure 17 using surface mount capacitors with minimum Effective Series Inductance (ESL) is recommended. Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor. The circuit should be placed as close as possible to the $AV_{DD}$ pin to minimize noise coupled from nearby circuits. An identical but separate circuit should be placed as close as possible to the $L2AV_{DD}$ pin. It is often possible to route directly from the capacitors to the $AV_{DD}$ pin, which is on the periphery of the 360 BGA footprint, without the inductance of vias. The $L2AV_{DD}$ pin may be more difficult to route but is proportionately less critical. Figure 16. PLL Power Supply Filter Circuit $$V_{DD} \circ \longrightarrow V_{DD} \circ AV_{DD} \text{ (or L2AV}_{DD)}$$ $$2.2 \ \mu\text{F} \longrightarrow 2.2 \ \mu\text{F}$$ $$\text{Low ESL Surface Mount Capacitors}$$ $$\text{GND}$$ # Power Supply Voltage Sequencing The notes in Figure 18 contain cautions about the sequencing of the external bus voltages and core voltage of the PC755M8 (when they are different). These cautions are necessary for the long term reliability of the part. If they are violated, the ESD (Electrostatic Discharge) protection diodes will be forward biased and excessive current can flow through these diodes. If the system power supply design does not control the voltage sequencing, the circuit of Figure 18 can be added to meet these requirements. The MUR420 Schottky diodes of Figure 18 control the maximum potential difference between the external bus and core power supplies on power-up and the 1N5820 diodes regulate the maximum potential difference on power-down. Figure 17. Example Voltage Sequencing Circuit ## Decoupling Recommendations Due to the PC755M8's dynamic power management feature, large address and data buses, and high operating frequencies, the PC755M8 can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the PC755M8 system, and the PC755M8 itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each $V_{DD}$ , $OV_{DD}$ , and $L2OV_{DD}$ pin of the PC755M8. It is also recommended that these decoupling capacitors receive their power from separate $V_{DD}$ , $(L2)OV_{DD}$ and GND power planes in the PCB, utilizing short traces to minimize inductance. These capacitors should have a value of 0.01 $\mu$ F or 0.1 $\mu$ F. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0508 or 0603 orientations where connections are made along the length of the part. In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the $V_{DD}$ , L2OV<sub>DD</sub>, and OV vplanes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors – 100-330 $\mu$ F (AVX TPS tantalum or Sanyo OSCON). ## Connection Recommendations To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level through a resistor. Unused active low inputs should be tied to $OV_{DD}$ . Unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected. Power and ground connections must be made to all external $V_{DD}$ , $OV_{DD}$ , $L2OV_{DD}$ , and GND pins of the PC755M8. ### **Output Buffer DC Impedance** The PC755M8 60x and L2 I/O drivers are characterized over process, voltage, and temperature. To measure $Z_0$ , an external resistor is connected from the chip pad to (L2)OV<sub>DD</sub> or GND. Then, the value of each resistor is varied until the pad voltage is (L2)OV<sub>DD</sub>/2 (See Figure 18). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When Data is held low, SW2 is closed (SW1 is open), and $R_N$ is trimmed until the voltage at the pad equals (L2)OV<sub>DD</sub>/2. $R_N$ then becomes the resistance of the pull-down devices. When Data is held high, SW1 is closed (SW2 is open), and $R_P$ is trimmed until the voltage at the pad equals (L2)OV<sub>DD</sub>/2. $R_P$ then becomes the resistance of the pull-up devices. NO TAG describes the driver impedance measurement circuit described above. Figure 18. Driver Impedance Measurement Circuit Table 13 summarizes the signal impedance results. The driver impedance values were characterized at 0°C, 65°C, and 105°C. The impedance increases with junction temperature and is relatively unaffected by bus voltage. **Table 13.** Impedance Characteristics $V_{DD} = 2.0V$ , $OV_{DD} = 3.3V$ , $T_c = 0 - 105$ °C | Impedance | Processor Bus | L2 Bus | Symbol | Unit | |-----------|---------------|--------|--------|------| | RN | 25-36 | 25-36 | $Z_0$ | W | | RP | 26-39 | 26-39 | $Z_0$ | W | Pull-up Resistor Requirements The PC755M8 requires pull-up resistors (1 k $\Omega$ – 5 k $\Omega$ ) on several control pins of the bus interface to maintain the control signals in the negated state after they have been actively negated and released by the processor or other bus masters. These pins are TS, ABB, AACK, ARTRY, DBB, DBWO, TA, TEA, and DBDIS. DRTRY should also be connected to a pull-up resistor (1 k $\Omega$ – 5 k $\Omega$ ) if it will be used by the system; otherwise, this signal should be connected to HRESET to select NO-DRTRY mode. Three test pins also require pull-up resistors ( $100\Omega-1~k\Omega$ ). These pins are L1\_TSTCLK, L2\_TSTCLK, and $\overline{LSSD\_MODE}$ . These signals are for factory use only and must be pulled up to $OV_{DD}$ for normal machine operation. In addition, $\overline{CKSTP\_OUT}$ is an open-drain style output that requires a pull-up resistor ( $1~k\Omega-5~k\Omega$ ) if it is used by the system. During inactive periods on the bus, the address and transfer attributes may not be driven by any master and may, therefore, float in the high-impedance state for relatively long periods of time. Since the processor must continually monitor these signals for snooping, this float condition may cause additional power draw by the input receivers on the processor or by other receivers in the system. These signals can be pulled up through weak ( $10~k\Omega$ ) pull-up resistors by the system or may be otherwise driven by the system during inactive periods of the bus to avoid this additional power draw, but address bus pull-up resistors are not neccessary for proper device operation. The snooped address and transfer attribute inputs are: A[0:31], AP[0:3], TT[0:4], TBST, and GBL. The data bus input receivers are normally turned off when no read operation is in progress and, therefore, do not require pull-up resistors on the bus. Other data bus receivers in the system, however, may require pull-ups, or that those signals be otherwise driven by the system during inactive periods by the system. The data bus signals are: DH[0:31], DL[0:31], and DP[0:7]. If 32-bit data bus mode is selected, the input receivers of the unused data and parity bits will be disabled, and their outputs will drive logic zeros when they would otherwise normally be driven. For this mode, these pins do not require pull-up resistors, and should be left unconnected by the system to minimize possible output switching. If address or data parity is not used by the system, and the respective parity checking is disabled through HID0, the input receivers for those pins are disabled, and those pins do not require pull-up resistors and should be left unconnected by the system. If all parity generation is disabled through HID0, then all parity checking should also be disabled through HID0, and all parity pins may be left unconnected by the system. # JTAG Configuration Signals Figure 19. Suggested TRST Connection Figure 20. COP Connector Diagram Table 14. COP Pin Definitions | Pins | Signal | Connection | Special Notes | |------|-----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | TDO | TDO | | | 2 | QACK | QACK | A <sub>DD</sub> 2K pull-down to ground. Must be merged with on-board QACK, if any. | | 3 | TDI | TDI | | | 4 | TRST | TRST | $A_{DD}$ 2K pull-down to ground. Must be merged with on-board $\overline{QACK}$ , if any. See Figure 19. | | 5 | RUN/STOP | No connect | Used on 604e; leave no-connect for all other processors. | | 6 | VDD_SENSE | VDD | A <sub>DD</sub> 2K pull-up to OV <sub>DD</sub> (for short circuit limiting protection only). | | 7 | TCK | TCK | | | 8 | CKSTP_IN | CKSTP_IN | Optional. A <sub>DD</sub> 10K pull-up to OVDD. Used on several emulator products. Useful for checkstopping the processor from a logic analyzer of other external trigger. | | 9 | TMS | TMS | | | 10 | N/A | | | | 11 | SRESET | SRESET | Merge with on-board SRESET, if any. | | 12 | N/A | | | | 13 | HRESET | HRESET | Merge with on-board HRESET | | 14 | N/A | | Key location; pin should be removed. | | 15 | CKSTP_OUT | CKSTP_OUT | A <sub>DD</sub> 10K pull-up to OVDD. | | 16 | Ground | Digital Ground | | Boundary scan testing is enabled through the JTAG interface signals. The TRST signal is optional in the IEEE 1149.1 specification but is provided on all PowerPC implementations. While it is possible to force the TAP controller to the reset state using only the TCK and TMS signals, more reliable power-on reset performance will be obtained if the TRST signal is asserted during power-on reset. Since the JTAG interface is also used for accessing the common on-chip processor (COP) function of PowerPC processors, simply tying TRST to HRESET isn't practical. The common on-chip processor (COP) function of PowerPC processors allows a remote computer system (typically a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic. The arrangement shown in Figure 19 allows the COP to independently assert HRESET or TRST, while insuring that the target can drive HRESET as well. The pull-down resistor on TRST ensures that the JTAG scan chain is initialized during power-on if a JTAG interface cable is not attached; if it is, it is responsible for driving TRST when needed. The COP header shown in Figure 20 adds many benefits – breakpoints, watchpoints, register and memory examination/modification and other standard debugger features are possible through this interface – and can be as inexpensive as an unpopulated footprint for a header to be added when needed. # System design information The COP interface has a standard header for connection to the target system, based on the 0.025" square-post 0.100" centered header assembly (often called a "Berg" header). The connector typically has pin 14 removed as a connector key, as shown in Figure 20. ### **Definitions** | Datasheet Status | Validity | | |----------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------| | Objective specification | This datasheet contains target and goal specification for discussion with customer and application validation. | Before design phase. | | Target specification | This datasheet contains target or goal specification for product development. | Valid during the design phase. | | Preliminary specification ∝ site | This datasheet contains preliminary data. Additional data may be published later; could include simulation result. | Valid before characterization phase. | | Preliminary specification $\beta$ site | This datasheet contains also characterization results. | Valid before the industrialization phase. | | Product specification | This datasheet contains final product specification. | Valid for production purpose. | | Limiting Values | 1 | | ### **Limiting Values** Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. ### **Application Information** Where application information is given, it is advisory and does not form part of the specification. ### Life Support Applications These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Atmel customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnity Atmel for any damages resulting from such improper use or sale. ## **Ordering Information** Note: For availability of different versions, contact your Atmel sales office. ### **Atmel Corporation** 2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 487-2600 ### Regional Headquarters ### Europe Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500 #### Asia Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369 ### Japan 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581 ### **Atmel Operations** ### Memory 2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 ### Microcontrollers 2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60 ### ASIC/ASSP/Smart Cards Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743 ### RF/Automotive Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80 *e-mail* literature@atmel.com Web Site http://www.atmel.com **Disclaimer:** Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems. © Atmel Corporation 2003. All rights reserved. Atmel<sup>®</sup> and combinations thereof, are the registered trademarks of Atmel Corporation or its subsidiaries. The PowerPC<sup>®</sup> is a registered trademark of IBM. AltiVec<sup>™</sup> is a trademark of Motorola Inc.Other terms and product names may be the trademarks of others.