# 9602 96L02 # DUAL RETRIGGERABLE RESETTABLE MONOSTABLE MULTIVIBRATOR **DESCRIPTION** — The 9602 is a dual TTL monostable multivibrator with trigger mode selection, reset capability, rapid recovery, internally compensated reference levels and high speed capability. Output pulse duration and accuracy depend on external timing components, and are therefore under user control for each application. It is well suited for a broad variety of applications, including pulse delay generators, square wave generators, long delay timers, pulse absence detectors, frequency detectors, clock pulse generators and fixed-frequency dividers. Each input is provided with a clamp diode to limit undershoot and minimize ringing induced by fast fall times acting on system wiring impedances. - RETRIGGERABLE, 0% TO 100% DUTY CYCLE - DC LEVEL TRIGGERING, INSENSITIVE TO TRANSITION TIMES - LEADING OR TRAILING-EDGE TRIGGERING - COMPLEMENTARY OUTPUTS WITH ACTIVE PULL-UPS - PULSE WIDTH COMPENSATION FOR ΔVCC AND ΔTA - 50 ns TO ∞ OUTPUT PULSE WIDTH RANGE - OPTIONAL RETRIGGER LOCK-OUT CAPABILITY - RESETTABLE, FOR INTERRUPT OPERATIONS **ORDERING CODE:** See Section 9 | | PIN | COMMERCIAL GRADE | MILITARY GRADE | PKG<br>TYPE | | |--------------------|-----|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------------|--| | PKGS | OUT | $V_{CC} = +5.0 \text{ V } \pm 5\%,$<br>$T_A = 0^{\circ}\text{C to } +70^{\circ}\text{C}$ | $V_{CC} = +5.0 \text{ V} \pm 10\%,$ $T_A = -55^{\circ}\text{ C} \text{ to } +125^{\circ}\text{ C}$ | | | | Plastic<br>DIP (P) | Α | 9602PC, 96L02PC | | 9B | | | Ceramic<br>DIP (D) | Α | 9602DC, 96L02DC | 9602DM, 96L02DM | 6B | | | Flatpak<br>(F) | A | 9602FC, 96L02FC | 9602FM, 96L02FM | 4L | | # CONNECTION DIAGRAM PINOUT A # LOGIC SYMBOL # INPUT LOADING/FAN-OUT: See Section 3 for U.L. definitions | PIN NAMES | DESCRIPTION | 96XX (U.L.)<br>HIGH/LOW | 96L (U.L.)<br>HIGH/LOW | |--------------------|-------------------------------------|-------------------------|------------------------| | Īo | Trigger Input (Active Falling Edge) | 1.5/1.0 | 0.5/0.25 | | l <sub>1</sub> | Trigger Input (Active Rising Edge) | 1.5/1.0 | 0.5/0.25 | | $\overline{C}_{D}$ | Direct Clear Input (Active LOW) | 1.5/1.0 | 0.5/0.25 | | Q | Positive Pulse Output | 24/7.0 | 9.0/3.0 | | | · | (6.2) | | | Q | Complementary Pulse Output | 24/7.0 | 9.0/3.0 | | | | (6.2) | | # **FUNCTIONAL BLOCK DIAGRAM** #### **OPERATION NOTES** 1. TRIGGERING—can be accomplished by a positive-going transition on pin 4 (12) or a negative-going transition on pin 5 (11). Triggering begins as a signal crosses the input V<sub>IL</sub>:V<sub>IH</sub> threshold region; this activates an internal latch whose unbalanced cross-coupling causes it to assume a preferred state. As the latch output goes LOW it disables the gates leading to the Q output and, through an inverter, turns on the capacitor discharge transistor. The inverted signal is also fed back to the latch input to change its state and effectively end the triggering action; thus the latch and its associated feed-back perform the function of a differentiator. The emitters of the latch transistors return to ground through an enabling transistor which must be turned off between successive triggers in order for the latch to proceed through the proper sequence when triggering is desired. Pin 5 (11) must be HIGH in order to trigger at pin 4 (12); conversely, pin 4 (12) must be LOW in order to trigger at pin 5 (11). - 2. RETRIGGERING In a normal cycle, triggering initiates a rapid discharge of the external timing capacitor, followed by a ramp voltage run-up at pin 2 (14). The delay will time out when the ramp voltage reaches the upper trigger point of a Schmitt circuit, causing the outputs to revert to the quiescent state. If another trigger occurs before the ramp voltage reaches the Schmitt threshold, the capacitor will be discharged and the ramp will start again without having disturbed the output. The delay period can therefore be extended for an arbitrary length of time by insuring that the interval between triggers is less than the delay time, as determined by the external capacitor and resistor. - 3. NON-RETRIGGERABLE OPERATION Retriggering can be inhibited logically, by connecting pin 6 (10) back to pin 4 (12) or by connecting pin 7 (9) back to pin 5 (11). Either hook-up has the effect of keeping the latch-enabling transistor turned on during the delay period, which prevents the input latch from cycling as discussed above in the section on triggering. - 4. OUTPUT PULSE WIDTH An external resistor Rx and an external capacitor Cx are required, as shown in the functional block diagram. To minimize stray capacitance and noise pickup, Rx and Cx should be located as close as possible to the circuit. In applications which require remote trimming of the pulse width, as with a variable resistor, Rx should consist of a fixed resistor in series with the variable resistor; the fixed resistor should be located as close as possible to the circuit. The output pulse width tw is defined as follows, where Rx is in kΩ, Cx is in pF and tw is in ns. C<sub>X</sub> may vary from 0 to any value. For pulse widths with C<sub>X</sub> less than 10<sup>3</sup> pF see Figures a and b. ### **OPERATION NOTES** (Cont'd) 5. SETUP AND RELEASE TIMES—The setup times listed below are necessary to allow the latch-enabling transistor to turn off and the node voltages within the input latch to stabilize, thus insuring proper cycling of the latch when the next trigger occurs. The indicated release times (equivalent to trigger duration) allow time for the input latch to cycle and its signal to propagate. - 6. RESET OPERATION A LOW signal on $\overline{C}_D$ , pin 3 (13), will terminate an output pulse, causing Q to go LOW and $\overline{Q}$ to go HIGH. As long as $\overline{C}_D$ is held LOW, a delay period cannot be initiated nor will attempted triggering cause spikes at the outputs. A reset pulse duration, in the LOW state, of 25 ns is sufficient to insure resetting. If the reset input goes LOW at the same time that a trigger transition occurs, the reset will dominate and the outputs will not respond to the trigger. If the reset input goes HIGH coincident with a trigger transition, the circuit will respond to the trigger. - 7. CAPACITOR LEAKAGE For recommendations on electrolytic capacitors and larger values of Rx, please see the 9600 data sheet. # TYPICAL CHARACTERISTICS | SYMBOL | PARAMETER | | 96XX | | UNITS | CONDITIONS | |----------------------|--------------------------------------------------|----------|------------|-------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------| | STMBOL | | | Min Max | CONDITIONS | | | | Voн | Output HIGH Voltage | | 12.4 | | V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -9.6 mA | | Vol | Output LOW Voltage | хм | | 0.4 | V | V <sub>CC</sub> = 4.5 V, I <sub>OL</sub> = 9.92 m <sub>s</sub><br>V <sub>CC</sub> = 5.5 V, I <sub>OL</sub> = 12.8 m <sub>s</sub> | | VOL | Output LOW Voltage | хс | | 0.45 | V | V <sub>CC</sub> = 4.75 V, I <sub>OL</sub> = 11.3 m.<br>V <sub>CC</sub> = 5.25 V, I <sub>OL</sub> = 12.8 m. | | ViH | Input HIGH Voltage | XM<br>XC | 2.0<br>1.9 | | V | Guaranteed Input<br>HIGH Threshold | | VIL | Input LOW Voltage | | | 0.85 | V | Guaranteed Input<br>LOW Threshold | | l <sub>IL</sub> | Input LOW Current | | | -1.6 | mA | V <sub>CC</sub> = Max, V <sub>IN</sub> = V <sub>OL</sub> | | lıL | Input LOW Current X | | | -1.24<br>-1.14 | mA | V <sub>CC</sub> = Min, V <sub>IN</sub> = V <sub>OL</sub> | | lін | Input HIGH Current | | | 60 | μА | V <sub>CC</sub> = Max, V <sub>IN</sub> = 4.5 V | | los | Output Short<br>Circuit Current | XM<br>XC | | -25<br>-35 | mA | V <sub>CC</sub> = Max, V <sub>OUT</sub> = 1.0 V | | lcc | Power Supply Current | XM<br>XC | | 45<br>52 | mA | V <sub>CC</sub> = 5.0 V | | tрLн | Propagation Delay | XM<br>XC | | 35<br>40 | ns | $R_X = 5 \text{ k}\Omega, C_X = 0$ $C_L = 15 \text{ pF, Fig. c}$ | | tpHL | Propagation Delay | XM<br>XC | | 43<br>48 | ns | $R_X = 5 k\Omega$ , $C_X = 0$<br>$C_L = 15 pF$ , Fig. c | | t <sub>w</sub> (min) | Minimum Output at Q Pulse Width at Q | XC | | 90<br>100<br>100<br>110 | - ns | $R_X = 5 \text{ k}\Omega$ , $C_X = 0$<br>$C_L = 15 \text{ pF}$ , Fig. c | | tw | Output Pulse Width | | 3.08 | 3.76 | μs | $R_X = 10 \text{ k}\Omega$<br>$C_X = 1000 \text{ pF, Fig. c}$ | | CSTRAY | Maximum Stray Capacitance from Pin 2 (14) to Gnd | | | 50 | pF | | | R <sub>X</sub> | Timing Resistor Range XM XC | | 5.0<br>5.0 | 25<br>50 | kΩ | | | SYMBOL | PARAMETER | | 96L | | UNITS | CONDITIONS | |----------------------|------------------------------------------|-----|------|------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------| | ···· | 774174112121 | Min | Max | | CONDITIONS | | | Vон | Output HIGH Voltage | 2.4 | | V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -0.36 mA | | | VoL | Output LOW Voltage | | | 0.3 | V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 4.8 mA | | ViH | Input HIGH Voltage | | 2.0 | | v | Guaranteed Input<br>HIGH Threshold | | VIL | Input LOW Voltage | | | 0.7 | V | Guaranteed Input<br>LOW Threshold | | Іін | Input HIGH Current | | | 20<br>1.0 | μA<br>mA | $\begin{array}{c} V_{\text{IN}} = 2.4 \text{ V} \\ V_{\text{IN}} = 5.5 \text{ V} \end{array} V_{\text{CC}} = \text{Max}$ | | hL | Input LOW Current | | | -0.4 | mA | V <sub>CC</sub> = Max, V <sub>IN</sub> = 0.3 V | | los | Output Short Circuit Current | | -2.0 | -13 | mA | VCC = Max, VOUT = 1.0 V | | Icc | Power Supply Current | | | 16 | mA | V <sub>CC</sub> = Max | | tpLH | Propagation Delay | XM | | 75<br>80 | ns | $V_{CC} = 5.0 \text{ V}, R_X = 20 \text{ k}\Omega$ $C_X = 0, C_L = 15 \text{ pF}$ $T_A = 25^{\circ}\text{C}$ | | tpHL | Propagation Delay | XM | | 62<br>65 | ns | $V_{CC} = 5.0 \text{ V}, R_X = 20 \text{ k}\Omega$ $C_X = 0, C_L = 15 \text{ pF}$ $T_A = 25^{\circ}\text{ C}$ | | t <sub>w</sub> (min) | Minimum Output Pulse Width at Q | | 11 | 10* | ns | $V_{CC} = 5.0 \text{ V}, R_X = 20 \text{ k}\Omega$ $C_X = 0, C_L = 15 \text{ pF}$ $T_A = 25^{\circ}\text{ C}$ | | tw | Output Pulse Width | | 12.4 | 15.2 | μs | $V_{CC} = 5.0 \text{ V, Rx} = 39 \text{ k}\Omega$<br>$C_{X} = 1000 \text{ pF, TA} = 25^{\circ}\text{C}$ | | Δt | Change in Q Pulse Width Over Temperature | хс | | 1.6 | % | $R_X = 39 \text{ k}\Omega, C_X = 1000 \text{ pl}$ | | Rx | Timing Resistor Range | XM | | 100<br>220 | kΩ | | <sup>\*</sup>Typical Value Fig. c INPUT PULSE $f \approx 25 \text{ kHz}$ $Amp \approx 3.0 \text{ V}$ Width $\approx 100 \text{ ns}$ $t_r = t_f \leq 10 \text{ ns}$