.

1702A-I

1702A

## DESCRIPTION

The 1702A is ideally suited for uses where fast turn-around and pattern experimentation are important. The device undergoes complete programming and functional testing on each bit position prior to shipment, thus insuring 100% programmability.1

The 1702A is packaged in a 24-pin dual inline package with a UV transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written into the device.

The 1702A is fabricated with silicon gate technology. This low threshold technology allows the design and production of high performance MOS circuits and provides a higher functional density on a monolithic chip than conventional MOS technologies.

## FEATURES

- Fast programming for all 2048 bits: 2 minutes
- All 2048 bits guaranteed programmable
  100% factory tested
- Fully decoded
- Static MOS: No clocks required
- Inputs and outputs DTL and TTL compat-
- Tri-state output: OR-tie capability
- Simple memory expansion
- · Chip select input lead

## **PIN CONFIGURATION**



#### **PIN DESIGNATION**<sup>2</sup>

| PIN NO. | SYMBOL          | NAME & FUNCTION                |
|---------|-----------------|--------------------------------|
|         |                 | Read mode                      |
| 12      | Vcc             | Vcc                            |
| 13      | Program         | Vcc                            |
| 14      | CS              | GND                            |
| 15      | Vвв             | Vcc                            |
| 16      | VGG             | V <sub>GG</sub>                |
| 22      | Vcc             | Vcc                            |
| 23      | Vcc             | Vcc                            |
|         |                 | Programming mode               |
| 12      | Vcc             | GND                            |
| 13      | Program         | Program pulse                  |
| 14      | CS              | GND                            |
| 15      | VBB             | V <sub>BB</sub>                |
| 16      | V <sub>GG</sub> | Pulsed V <sub>GG</sub> (VIL4P) |
| 22      | Vcc             | GND                            |
| 23      | Vcc             | GND                            |

### **BLOCK DIAGRAM**



#### **ABSOLUTE MAXIMUM RATINGS<sup>3</sup>**

|                        | PARAMETER                                                                       | RATING                  | UNIT         |
|------------------------|---------------------------------------------------------------------------------|-------------------------|--------------|
|                        | Temperature range                                                               |                         | °C           |
| T <sub>A</sub><br>Tstg | Operating<br>Storage                                                            | 0 to +70<br>-65 to +125 |              |
| PD                     | Power dissipation<br>Soldering of leads (10sec)<br>Input voltages and supply    | 2<br>300                | w<br>°C<br>∨ |
|                        | voltages with respect to V <sub>CC</sub><br>Read operation<br>Program operation | 0.5 to -20<br>-48       |              |



1702A-I

1702A

| PARAMETER                   |                                                                                                    |                                                                                                                                                                 | LIMITS                                        |                  |                          |    |
|-----------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------|--------------------------|----|
|                             |                                                                                                    | TEST CONDITIONS                                                                                                                                                 | Min                                           | Min Typ Max      |                          |    |
| VIL1<br>VIL2<br>VIH         | Input voltage<br>Low for TTL interface<br>Low for MOS interface<br>Address and chip<br>select high |                                                                                                                                                                 | -1.0<br>V <sub>DD</sub><br>V <sub>CC</sub> -2 |                  | 0.65<br>Vcc-6<br>Vcc+0.3 | v  |
| Vol<br>Voн                  | Output voltage<br>Low<br>High                                                                      | I <sub>OL</sub> = 1.6mA<br>I <sub>OH</sub> = -100μA                                                                                                             | 3.5                                           | 7<br>4.5         | 0.45                     | v  |
| l <u>u</u>                  | Address and chip select                                                                            | V <sub>IN</sub> = 0.0V                                                                                                                                          |                                               |                  | 1                        | μA |
| ILO                         | Output leakage current                                                                             | $V_{OUT} = 0.0V, \overline{CS} = V_{CC} - 2$                                                                                                                    |                                               |                  | 1                        | μA |
| IDD1<br>IDD2<br>IDD3<br>IGG | Supply current<br>Gate                                                                             | $I_{OL} = 0.0mA$<br>$\overline{CS} = V_{CC} -2, T_A = 25^{\circ}C$<br>$\overline{CS} = 0.0, T_A = 25^{\circ}C$<br>$\overline{CS} = V_{CC} -2, T_A = 0^{\circ}C$ |                                               | 35<br>32<br>38.5 | 50<br>46<br>60<br>1      | mA |
| ICF1<br>ICF2<br>IOL<br>IOH  | Output current<br>Clamp<br>Sink<br>Source                                                          | $V_{OUT} = -1.0V$ $T_{A} = 0^{\circ}C$ $T_{A} = 25^{\circ}C$ $V_{OUT} = 0.45V$ $V_{OUT} = 0.0V$                                                                 | 1.6<br>-2.0                                   | 8<br>4           | 14<br>13                 | mA |
| Cin<br>Cout                 | Capacitance <sup>5</sup><br>Input<br>Output                                                        | All unused pins are at ac ground<br>$V_{IN} = V_{CC}, \overline{CS} = V_{CC}$<br>$V_{OUT} = V_{CC}, V_{GG} = V_{CC}$                                            |                                               | <b>8</b><br>10   | 15<br>15                 | pF |

# DC ELECTRICAL CHARACTERISTICS $T_A = 0^{\circ}C$ to 70°C, $V_{CC} = 5V \pm 5\%$ , $V_{DD} = -9V \pm 5\%$ , $V_{GG}^3 = -9V \pm 5\%$ unless otherwise specified.<sup>4</sup>

## AC ELECTRICAL CHARACTERISTICS $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ , $V_{DD} = -9V \pm 5\%$

 $T_A = 0^{\circ}$  C to 70° C,  $V_{CC} = 5V \pm 5\%$ ,  $V_{DD} = -9V \pm 5\%$ unless otherwise specified, Input pulse amplitudes = 0 to 4V, t<sub>R</sub>, t<sub>F</sub>  $\leq$  50ns, Output load is 1 TTL gate, Measurements made at output of TTL gate

 $(t_{PD} \leq 15 ns), C_L = 15 pF$ 

| PARAMETER                       |                                             | то                         | FROM                         | LIMITS |     |                 |                |
|---------------------------------|---------------------------------------------|----------------------------|------------------------------|--------|-----|-----------------|----------------|
|                                 |                                             |                            |                              | Min    | Тур | Max             | UNIT           |
| Freq<br>tон                     | Repetition Rate<br>Previous read data valid | -                          |                              |        |     | 1<br>100        | MHz<br>ns      |
| tacc <sup>1</sup><br>tcs<br>tco | Delay time                                  | Output<br>Output<br>Output | Address<br>Chip select<br>CS | *      | 0.7 | 1<br>100<br>900 | μs<br>ns<br>ns |
| top                             | Output deselect                             |                            |                              |        |     | 300             | ns             |

NOTES

1. Signetics liability shall be limited to replacing any unit which fails to program as desired.

- The external lead connections to the 1702A differ depending on whether the device is being programmed or used in read mode. In the programming mode, the data inputs 1-8 are pins 4-11 respectively.
- 3. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

4. Typical values are  $T_A = 25^{\circ}C$  and at typical supply voltages.

5. This parameter is perdiodically sampled and is not 100° tested.

1702A-I

1702A

## TIMING DIAGRAMS



## **TYPICAL PERFORMANCE CHARACTERISTICS**



signetics

1702A-I

1702/

## DC AND OPERATING PROGRAMMING CHARACTERISTICS

 $\frac{T_A=25^\circ\text{C},\ V_{CC}=0\text{V},\ V_{BB}=+12\text{V}\pm10\%,}{\overline{CS}=0\text{V}\ \text{unless otherwise specified}.}$ 

| PARAMETER |                                     |                                           | LIMITS |     |     |     |
|-----------|-------------------------------------|-------------------------------------------|--------|-----|-----|-----|
|           |                                     | TEST CONDITIONS                           | Min    | Тур | Max |     |
|           | Input voltage                       |                                           |        |     |     | v – |
| VIHP      | High                                |                                           | {      | 0.3 |     |     |
| VIL1P     | Pulsed data low                     |                                           | -46    | -48 |     |     |
| VIL2P     | Address low                         |                                           | -40    | -48 | 1   |     |
| VIL3P     | Pulsed low VDD and                  |                                           | -46    | -48 |     |     |
|           | program                             |                                           |        |     |     |     |
| VIL4P     | Pulsed low VGG                      |                                           | -35    | -40 |     |     |
|           | Load current                        |                                           |        |     |     | mA  |
| ILI1P     | Address and data input              | $V_{IN} = -48V$                           |        | 10  |     |     |
| ILI2P     | Program and VGG                     | $V_{IN} = -48V$                           |        | 10  |     |     |
| IBB       | V <sub>BB</sub> supply <sup>1</sup> |                                           | 10     | 100 |     |     |
| IDDP      | Peak IDD supply <sup>2</sup>        | $V_{DD} = V_{prog} = -48V, V_{GG} = -35V$ | 200    | 300 |     |     |

AC PROGRAMMING CHARACTERISTICS  $T_A = 25^{\circ}C$ ,  $V_{CC} = 0V$ ,  $V_{BB} = +12V \pm 10\%$ ,  $\overline{CS} = 0V$ , unless otherwise specified, Input rise and fall times =  $< 1\mu$ s unless otherwise specified.

| PARAMETER    |                                                                        |                                      |                                        |                                           | LIMITS   |     |         |         |
|--------------|------------------------------------------------------------------------|--------------------------------------|----------------------------------------|-------------------------------------------|----------|-----|---------|---------|
|              |                                                                        | TO FROM                              |                                        | TEST CONDITIONS                           | Min      | Тур | Max     | UNIT    |
| tøpw         | Duty cycle (V <sub>DD</sub> , V <sub>GG</sub> )<br>Program pulse width |                                      |                                        | $V_{DD} = V_{prog} = -48V, V_{GG} = -35V$ |          |     | 20<br>3 | %<br>ms |
| tow<br>toн   | Setup and hold time<br>Setup time<br>Hold time                         | Programming<br>pulse<br>Data         | Data<br>Programming<br>pulse           |                                           | 25<br>10 |     |         | μs      |
| tvw          | Setup time                                                             | Programming<br>pulse<br>Pulsed power | Pulsed power<br>supply<br>Programming  |                                           | 100      |     | 100     |         |
|              |                                                                        | supply                               | pulse                                  |                                           |          |     |         |         |
| tacw         | Setup time <sup>3</sup>                                                | Pulsed VDD<br>power supply           | Address                                |                                           | 25       |     |         |         |
| tach         | Hold time <sup>3</sup>                                                 | Address                              | Pulsed V <sub>DD</sub><br>power supply |                                           | 25       |     |         |         |
| <b>t</b> atw | Setup time                                                             | Programming<br>pulse                 | Address                                |                                           | 10       |     |         |         |
| tатн         | Hold time                                                              | Address                              | Programming<br>pulse                   |                                           | 10       |     |         |         |

#### NOTES

1. The VBB supply must be limited to 100mA current to prevent damage to the device.

2. IDDP flows only during VDD, VGG on time. IDDP should not be allowed to exceed 300mA for greater than 100µs. Average power supply current IDDP is typically 40mA at 20% duty cycle.

3. All 8 address bits must be in the complement state when pulsed VDD and VGG move to their negative levels. The addresses (0-255) must be programmed as shown in the timing diagram.



TIMING DIAGRAM



## OPERATION IN PROGRAM MODE

Initially, all 2048 bits of the ROM are in the low state. Information is introduced by selectively programming high's in the proper bit locations.

Word Address selection is done by the same decoding circuitry used in the Read mode (see dc Electrical Characteristics table). All 8 address bits must be in the binary complement state when pulsed  $V_{DD}$  and  $V_{GG}$  move to their negative levels. The addresses must be held in their binary complement state of a minimum of  $25\mu$ s after  $V_{DD}$  and  $V_{GG}$  have moved to the negative levels. The addresses must then make the transition to their true state a minimum of  $10\mu$ s before the program pulse is applied.

The 8 output terminals are used as data inputs to determine the information pattern in the 8 bits of each word. A low data input level (-48V) will then program a "1" and a high data input level (ground) will leave a "0" (see dc and Operating Programming Characteristics table). All 8 bits of one word are programmed simultaneously by setting the desired bit information patterns on the data input terminals.

During the progamming,  $V_{GG}$ ,  $V_{DD}$  and the program pulse are pulsed signals. We recommend the P+4P smart programming routine where P = the number of programming pulses for data to read true; P max = 256; and 4P = the number of over programming pulses applied.

### **ERASING PROCEDURE**

The 1702A may be erased by exposure to high intensity short-wave ultraviolet light at a wavelength of 2537A°. The recommended integrated dose (i.e., UV intensity x exposure time) is 6W-sec/cm<sup>2</sup>. Examples of ultraviolet sources which can erase the 1702A in 10 to 20 minutes are the Model UVS-54 and Model S-52 short-wave ultraviolet lamps manufactured by Ultra-Violet Products, Inc., 5114 Walnut Grove Avenue, San Gabriel, Ca. The lamps should be used without short-wave filters, and the 1702A to be erased should be placed about one inch away from the lamp tubes.



1702A-I

1702